blob: 576dc3df90c243d5c3a23017c0b3aad9709a357c [file] [log] [blame]
developer6d207b42022-07-07 19:30:22 +08001/*
developer33b70822022-09-07 18:30:05 +08002 * Copyright (c) 2022-2023, ARM Limited and Contributors. All rights reserved.
developer6d207b42022-07-07 19:30:22 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
developer3b31b932022-09-05 16:07:00 +080010#include <arch_def.h>
11
developer6d207b42022-07-07 19:30:22 +080012#define PLAT_PRIMARY_CPU (0x0)
13
14#define MT_GIC_BASE (0x0C000000)
15#define MCUCFG_BASE (0x0C530000)
developer768f1122022-09-16 11:30:43 +080016#define MCUCFG_REG_SIZE (0x10000)
developer6d207b42022-07-07 19:30:22 +080017#define IO_PHYS (0x10000000)
18
19/* Aggregate of all devices for MMU mapping */
20#define MTK_DEV_RNG0_BASE (MT_GIC_BASE)
21#define MTK_DEV_RNG0_SIZE (0x600000)
22#define MTK_DEV_RNG1_BASE (IO_PHYS)
23#define MTK_DEV_RNG1_SIZE (0x10000000)
24
developer33b70822022-09-07 18:30:05 +080025#define TOPCKGEN_BASE (IO_PHYS)
26
developer6d207b42022-07-07 19:30:22 +080027/*******************************************************************************
Chungying Lua566cc92023-03-15 14:16:28 +080028 * APUSYS related constants
29 ******************************************************************************/
30#define BCRM_FMEM_PDN_BASE (IO_PHYS + 0x00276000)
31#define APU_RPCTOP (IO_PHYS + 0x090f0000)
32#define APU_PCUTOP (IO_PHYS + 0x090f1000)
33#define APU_AO_CTRL (IO_PHYS + 0x090f2000)
34#define APU_PLL (IO_PHYS + 0x090f3000)
35#define APU_ACC (IO_PHYS + 0x090f4000)
36#define APU_ARETOP_ARE0 (IO_PHYS + 0x090f6000)
37#define APU_ARETOP_ARE1 (IO_PHYS + 0x090f7000)
38#define APU_ARETOP_ARE2 (IO_PHYS + 0x090f8000)
39#define APU_ACX0_RPC_LITE (IO_PHYS + 0x09140000)
40#define BCRM_FMEM_PDN_SIZE (0x1000)
41
42/*******************************************************************************
developer369b0392022-09-20 14:50:36 +080043 * AUDIO related constants
44 ******************************************************************************/
45#define AUDIO_BASE (IO_PHYS + 0x00b10000)
46
47/*******************************************************************************
48 * SPM related constants
49 ******************************************************************************/
50#define SPM_BASE (IO_PHYS + 0x00006000)
51
52/*******************************************************************************
Jianguo Zhangbe99c732022-07-29 13:55:03 +080053 * GPIO related constants
54 ******************************************************************************/
55#define GPIO_BASE (IO_PHYS + 0x00005000)
Fengquan Chen67f11f02022-08-17 10:42:15 +080056#define RGU_BASE (IO_PHYS + 0x00007000)
57#define DRM_BASE (IO_PHYS + 0x0000D000)
Jianguo Zhangbe99c732022-07-29 13:55:03 +080058#define IOCFG_RM_BASE (IO_PHYS + 0x01C00000)
59#define IOCFG_LT_BASE (IO_PHYS + 0x01E10000)
60#define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
61#define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000)
62
63/*******************************************************************************
developer6d207b42022-07-07 19:30:22 +080064 * UART related constants
65 ******************************************************************************/
66#define UART0_BASE (IO_PHYS + 0x01002000)
67#define UART_BAUDRATE (115200)
68
69/*******************************************************************************
Hui Liu39ea6142022-07-28 20:28:32 +080070 * PMIC related constants
71 ******************************************************************************/
72#define PMIC_WRAP_BASE (IO_PHYS + 0x00024000)
73
74/*******************************************************************************
Chengci Xudb1e75b2022-07-20 16:20:15 +080075 * Infra IOMMU related constants
76 ******************************************************************************/
developer33b70822022-09-07 18:30:05 +080077#define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
78#define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00002000)
Chengci Xudb1e75b2022-07-20 16:20:15 +080079#define PERICFG_AO_BASE (IO_PHYS + 0x01003000)
80#define PERICFG_AO_REG_SIZE (0x1000)
81
82/*******************************************************************************
developer66002552022-07-08 13:58:33 +080083 * GIC-600 & interrupt handling related constants
84 ******************************************************************************/
85/* Base MTK_platform compatible GIC memory map */
86#define BASE_GICD_BASE (MT_GIC_BASE)
87#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
88
89/*******************************************************************************
developerbdeb0ba2022-07-08 14:48:56 +080090 * CIRQ related constants
91 ******************************************************************************/
92#define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
93#define MD_WDT_IRQ_BIT_ID (141)
94#define CIRQ_IRQ_NUM (730)
95#define CIRQ_REG_NUM (23)
96#define CIRQ_SPI_START (96)
97
98/*******************************************************************************
Chengci Xudb1e75b2022-07-20 16:20:15 +080099 * MM IOMMU & SMI related constants
100 ******************************************************************************/
101#define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000)
102#define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000)
103#define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000)
104#define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000)
105#define SMI_LARB_4_BASE (IO_PHYS + 0x04013000)
106#define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000)
107#define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000)
108#define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000)
109#define SMI_LARB_9_BASE (IO_PHYS + 0x05001000)
110#define SMI_LARB_10_BASE (IO_PHYS + 0x05120000)
111#define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000)
112#define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000)
113#define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000)
114#define SMI_LARB_12_BASE (IO_PHYS + 0x05340000)
115#define SMI_LARB_13_BASE (IO_PHYS + 0x06001000)
116#define SMI_LARB_14_BASE (IO_PHYS + 0x06002000)
117#define SMI_LARB_15_BASE (IO_PHYS + 0x05140000)
118#define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000)
119#define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000)
120#define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000)
121#define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000)
122#define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000)
123#define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000)
124#define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000)
125#define SMI_LARB_27_BASE (IO_PHYS + 0x07201000)
126#define SMI_LARB_28_BASE (IO_PHYS + 0x00000000)
127#define SMI_LARB_REG_RNG_SIZE (0x1000)
128
129/*******************************************************************************
developer33b70822022-09-07 18:30:05 +0800130 * SPM related constants
131 ******************************************************************************/
132#define SPM_BASE (IO_PHYS + 0x00006000)
133
134/*******************************************************************************
135 * APMIXEDSYS related constants
136 ******************************************************************************/
137#define APMIXEDSYS (IO_PHYS + 0x0000C000)
138
139/*******************************************************************************
140 * VPPSYS related constants
141 ******************************************************************************/
142#define VPPSYS0_BASE (IO_PHYS + 0x04000000)
143#define VPPSYS1_BASE (IO_PHYS + 0x04f00000)
144
145/*******************************************************************************
146 * VDOSYS related constants
147 ******************************************************************************/
148#define VDOSYS0_BASE (IO_PHYS + 0x0C01D000)
149#define VDOSYS1_BASE (IO_PHYS + 0x0C100000)
150
151/*******************************************************************************
152 * SSPM_MBOX_3 related constants
153 ******************************************************************************/
154#define SSPM_MBOX_3_BASE (IO_PHYS + 0x00480000)
155
156/*******************************************************************************
developer7fa15de2022-07-11 19:03:35 +0800157 * DP related constants
158 ******************************************************************************/
159#define EDP_SEC_BASE (IO_PHYS + 0x0C504000)
160#define DP_SEC_BASE (IO_PHYS + 0x0C604000)
161#define EDP_SEC_SIZE (0x1000)
162#define DP_SEC_SIZE (0x1000)
163
164/*******************************************************************************
developer880fb172022-09-05 19:08:59 +0800165 * EMI MPU related constants
166 *******************************************************************************/
167#define EMI_MPU_BASE (IO_PHYS + 0x00226000)
168#define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000)
169
170/*******************************************************************************
developer6d207b42022-07-07 19:30:22 +0800171 * System counter frequency related constants
172 ******************************************************************************/
173#define SYS_COUNTER_FREQ_IN_HZ (13000000)
174#define SYS_COUNTER_FREQ_IN_MHZ (13)
175
176/*******************************************************************************
177 * Platform binary types for linking
178 ******************************************************************************/
179#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
180#define PLATFORM_LINKER_ARCH aarch64
181
182/*******************************************************************************
183 * Generic platform constants
184 ******************************************************************************/
185#define PLATFORM_STACK_SIZE (0x800)
developer6d207b42022-07-07 19:30:22 +0800186#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
developer6d207b42022-07-07 19:30:22 +0800187#define SOC_CHIP_ID U(0x8188)
188
189/*******************************************************************************
190 * Platform memory map related constants
191 ******************************************************************************/
192#define TZRAM_BASE (0x54600000)
193#define TZRAM_SIZE (0x00030000)
194
195/*******************************************************************************
196 * BL31 specific defines.
197 ******************************************************************************/
198/*
199 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
200 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
201 * little space for growth.
202 */
203#define BL31_BASE (TZRAM_BASE + 0x1000)
204#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
205
206/*******************************************************************************
207 * Platform specific page table and MMU setup constants
208 ******************************************************************************/
209#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
210#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
211#define MAX_XLAT_TABLES (16)
212#define MAX_MMAP_REGIONS (16)
213
developer1d69df52022-09-05 17:36:36 +0800214/*******************************************************************************
215 * CPU_EB TCM handling related constants
216 ******************************************************************************/
217#define CPU_EB_TCM_BASE (0x0C550000)
218#define CPU_EB_TCM_SIZE (0x10000)
219#define CPU_EB_MBOX3_OFFSET (0xFCE0)
220
221/*******************************************************************************
222 * CPU PM definitions
223 *******************************************************************************/
224#define PLAT_CPU_PM_B_BUCK_ISO_ID (6)
225#define PLAT_CPU_PM_ILDO_ID (6)
226#define CPU_IDLE_SRAM_BASE (0x11B000)
developer50c55f62022-11-11 09:51:51 +0800227#define CPU_IDLE_SRAM_SIZE (0x1000)
developer1d69df52022-09-05 17:36:36 +0800228
developer6d207b42022-07-07 19:30:22 +0800229#endif /* PLATFORM_DEF_H */