blob: 8b78b13576579179ed091a7cc95d30b3568988f4 [file] [log] [blame]
Zelalem Aweke13dc8f12021-07-09 14:20:03 -05001/*
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +00002 * Copyright (c) 2021-2023, Arm Limited and Contributors. All rights reserved.
Zelalem Aweke13dc8f12021-07-09 14:20:03 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <errno.h>
Manish Pandey9174a752021-11-09 20:49:56 +00009#include <inttypes.h>
10#include <stdint.h>
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050011#include <string.h>
12
13#include <arch_helpers.h>
14#include <arch_features.h>
15#include <bl31/bl31.h>
16#include <common/debug.h>
17#include <common/runtime_svc.h>
18#include <context.h>
19#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010020#include <lib/el3_runtime/cpu_data.h>
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050021#include <lib/el3_runtime/pubsub.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000022#include <lib/extensions/pmuv3.h>
23#include <lib/extensions/sys_reg_trace.h>
johpow019d134022021-06-16 17:57:28 -050024#include <lib/gpt_rme/gpt_rme.h>
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050025
26#include <lib/spinlock.h>
27#include <lib/utils.h>
28#include <lib/xlat_tables/xlat_tables_v2.h>
29#include <plat/common/common_def.h>
30#include <plat/common/platform.h>
31#include <platform_def.h>
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050032#include <services/rmmd_svc.h>
33#include <smccc_helpers.h>
Arunachalam Ganapathy337700a2023-05-18 10:57:29 +010034#include <lib/extensions/sme.h>
Subhasish Ghoshc25225a2021-12-09 15:41:37 +000035#include <lib/extensions/sve.h>
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050036#include "rmmd_initial_context.h"
37#include "rmmd_private.h"
38
39/*******************************************************************************
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +000040 * RMM boot failure flag
41 ******************************************************************************/
42static bool rmm_boot_failed;
43
44/*******************************************************************************
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050045 * RMM context information.
46 ******************************************************************************/
47rmmd_rmm_context_t rmm_context[PLATFORM_CORE_COUNT];
48
49/*******************************************************************************
50 * RMM entry point information. Discovered on the primary core and reused
51 * on secondary cores.
52 ******************************************************************************/
53static entry_point_info_t *rmm_ep_info;
54
55/*******************************************************************************
56 * Static function declaration.
57 ******************************************************************************/
58static int32_t rmm_init(void);
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050059
60/*******************************************************************************
61 * This function takes an RMM context pointer and performs a synchronous entry
62 * into it.
63 ******************************************************************************/
64uint64_t rmmd_rmm_sync_entry(rmmd_rmm_context_t *rmm_ctx)
65{
66 uint64_t rc;
67
68 assert(rmm_ctx != NULL);
69
70 cm_set_context(&(rmm_ctx->cpu_ctx), REALM);
71
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050072 /* Restore the realm context assigned above */
73 cm_el1_sysregs_context_restore(REALM);
74 cm_el2_sysregs_context_restore(REALM);
75 cm_set_next_eret_context(REALM);
76
77 /* Enter RMM */
78 rc = rmmd_rmm_enter(&rmm_ctx->c_rt_ctx);
79
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060080 /*
81 * Save realm context. EL1 and EL2 Non-secure
82 * contexts will be restored before exiting to
83 * Non-secure world, therefore there is no need
84 * to clear EL1 and EL2 context registers.
85 */
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050086 cm_el1_sysregs_context_save(REALM);
87 cm_el2_sysregs_context_save(REALM);
88
Zelalem Aweke13dc8f12021-07-09 14:20:03 -050089 return rc;
90}
91
92/*******************************************************************************
93 * This function returns to the place where rmmd_rmm_sync_entry() was
94 * called originally.
95 ******************************************************************************/
96__dead2 void rmmd_rmm_sync_exit(uint64_t rc)
97{
98 rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()];
99
100 /* Get context of the RMM in use by this CPU. */
101 assert(cm_get_context(REALM) == &(ctx->cpu_ctx));
102
103 /*
104 * The RMMD must have initiated the original request through a
105 * synchronous entry into RMM. Jump back to the original C runtime
106 * context with the value of rc in x0;
107 */
108 rmmd_rmm_exit(ctx->c_rt_ctx, rc);
109
110 panic();
111}
112
113static void rmm_el2_context_init(el2_sysregs_t *regs)
114{
115 regs->ctx_regs[CTX_SPSR_EL2 >> 3] = REALM_SPSR_EL2;
116 regs->ctx_regs[CTX_SCTLR_EL2 >> 3] = SCTLR_EL2_RES1;
117}
118
119/*******************************************************************************
Subhasish Ghoshc25225a2021-12-09 15:41:37 +0000120 * Enable architecture extensions on first entry to Realm world.
121 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100122
Subhasish Ghoshc25225a2021-12-09 15:41:37 +0000123static void manage_extensions_realm(cpu_context_t *ctx)
124{
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100125 pmuv3_enable(ctx);
126
127 /*
Arunachalam Ganapathya87a4092023-11-01 19:18:41 +0000128 * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world.
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100129 */
130 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100131 sme_enable(ctx);
132 }
133}
134
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100135static void manage_extensions_realm_per_world(void)
136{
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000137 if (is_feat_sve_supported()) {
Subhasish Ghoshc25225a2021-12-09 15:41:37 +0000138 /*
139 * Enable SVE and FPU in realm context when it is enabled for NS.
140 * Realm manager must ensure that the SVE and FPU register
141 * contexts are properly managed.
142 */
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100143 sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000144 }
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000145
Boyan Karatotev919d3c82023-02-13 16:32:47 +0000146 /* NS can access this but Realm shouldn't */
147 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100148 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
Boyan Karatotev919d3c82023-02-13 16:32:47 +0000149 }
150
Arunachalam Ganapathya87a4092023-11-01 19:18:41 +0000151 /*
152 * If SME/SME2 is supported and enabled for NS world, then disable trapping
153 * of SME instructions for Realm world. RMM will save/restore required
154 * registers that are shared with SVE/FPU so that Realm can use FPU or SVE.
155 */
156 if (is_feat_sme_supported()) {
157 sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
158 }
Subhasish Ghoshc25225a2021-12-09 15:41:37 +0000159}
160
161/*******************************************************************************
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500162 * Jump to the RMM for the first time.
163 ******************************************************************************/
164static int32_t rmm_init(void)
165{
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000166 long rc;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500167 rmmd_rmm_context_t *ctx = &rmm_context[plat_my_core_pos()];
168
169 INFO("RMM init start.\n");
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500170
Subhasish Ghoshc25225a2021-12-09 15:41:37 +0000171 /* Enable architecture extensions */
172 manage_extensions_realm(&ctx->cpu_ctx);
173
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100174 manage_extensions_realm_per_world();
175
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500176 /* Initialize RMM EL2 context. */
177 rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx);
178
179 rc = rmmd_rmm_sync_entry(ctx);
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000180 if (rc != E_RMM_BOOT_SUCCESS) {
181 ERROR("RMM init failed: %ld\n", rc);
182 /* Mark the boot as failed for all the CPUs */
183 rmm_boot_failed = true;
184 return 0;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500185 }
186
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500187 INFO("RMM init end.\n");
188
189 return 1;
190}
191
192/*******************************************************************************
193 * Load and read RMM manifest, setup RMM.
194 ******************************************************************************/
195int rmmd_setup(void)
196{
Javier Almansa Sobrinodea652e2022-04-13 17:57:35 +0100197 size_t shared_buf_size __unused;
198 uintptr_t shared_buf_base;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500199 uint32_t ep_attr;
200 unsigned int linear_id = plat_my_core_pos();
201 rmmd_rmm_context_t *rmm_ctx = &rmm_context[linear_id];
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000202 struct rmm_manifest *manifest;
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100203 int rc;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500204
205 /* Make sure RME is supported. */
206 assert(get_armv9_2_feat_rme_support() != 0U);
207
208 rmm_ep_info = bl31_plat_get_next_image_ep_info(REALM);
209 if (rmm_ep_info == NULL) {
210 WARN("No RMM image provided by BL2 boot loader, Booting "
211 "device without RMM initialization. SMCs destined for "
212 "RMM will return SMC_UNK\n");
213 return -ENOENT;
214 }
215
216 /* Under no circumstances will this parameter be 0 */
217 assert(rmm_ep_info->pc == RMM_BASE);
218
219 /* Initialise an entrypoint to set up the CPU context */
220 ep_attr = EP_REALM;
221 if ((read_sctlr_el3() & SCTLR_EE_BIT) != 0U) {
222 ep_attr |= EP_EE_BIG;
223 }
224
225 SET_PARAM_HEAD(rmm_ep_info, PARAM_EP, VERSION_1, ep_attr);
226 rmm_ep_info->spsr = SPSR_64(MODE_EL2,
227 MODE_SP_ELX,
228 DISABLE_ALL_EXCEPTIONS);
229
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000230 shared_buf_size =
231 plat_rmmd_get_el3_rmm_shared_mem(&shared_buf_base);
232
233 assert((shared_buf_size == SZ_4K) &&
234 ((void *)shared_buf_base != NULL));
235
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100236 /* Load the boot manifest at the beginning of the shared area */
AlexeiFedorov8e754f92022-12-14 17:28:11 +0000237 manifest = (struct rmm_manifest *)shared_buf_base;
Javier Almansa Sobrino4165e842022-04-25 17:18:15 +0100238 rc = plat_rmmd_load_manifest(manifest);
239 if (rc != 0) {
240 ERROR("Error loading RMM Boot Manifest (%i)\n", rc);
241 return rc;
242 }
243 flush_dcache_range((uintptr_t)shared_buf_base, shared_buf_size);
244
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000245 /*
246 * Prepare coldboot arguments for RMM:
247 * arg0: This CPUID (primary processor).
248 * arg1: Version for this Boot Interface.
249 * arg2: PLATFORM_CORE_COUNT.
250 * arg3: Base address for the EL3 <-> RMM shared area. The boot
251 * manifest will be stored at the beginning of this area.
252 */
253 rmm_ep_info->args.arg0 = linear_id;
254 rmm_ep_info->args.arg1 = RMM_EL3_INTERFACE_VERSION;
255 rmm_ep_info->args.arg2 = PLATFORM_CORE_COUNT;
256 rmm_ep_info->args.arg3 = shared_buf_base;
257
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500258 /* Initialise RMM context with this entry point information */
259 cm_setup_context(&rmm_ctx->cpu_ctx, rmm_ep_info);
260
261 INFO("RMM setup done.\n");
262
263 /* Register init function for deferred init. */
264 bl31_register_rmm_init(&rmm_init);
265
266 return 0;
267}
268
269/*******************************************************************************
270 * Forward SMC to the other security state
271 ******************************************************************************/
Soby Mathewfccd3ea2021-11-17 15:13:30 +0000272static uint64_t rmmd_smc_forward(uint32_t src_sec_state,
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100273 uint32_t dst_sec_state, uint64_t x0,
274 uint64_t x1, uint64_t x2, uint64_t x3,
275 uint64_t x4, void *handle)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500276{
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100277 cpu_context_t *ctx = cm_get_context(dst_sec_state);
278
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500279 /* Save incoming security state */
280 cm_el1_sysregs_context_save(src_sec_state);
281 cm_el2_sysregs_context_save(src_sec_state);
282
283 /* Restore outgoing security state */
284 cm_el1_sysregs_context_restore(dst_sec_state);
285 cm_el2_sysregs_context_restore(dst_sec_state);
286 cm_set_next_eret_context(dst_sec_state);
287
Soby Mathewfccd3ea2021-11-17 15:13:30 +0000288 /*
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100289 * As per SMCCCv1.2, we need to preserve x4 to x7 unless
Soby Mathewfccd3ea2021-11-17 15:13:30 +0000290 * being used as return args. Hence we differentiate the
291 * onward and backward path. Support upto 8 args in the
292 * onward path and 4 args in return path.
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100293 * Register x4 will be preserved by RMM in case it is not
294 * used in return path.
Soby Mathewfccd3ea2021-11-17 15:13:30 +0000295 */
296 if (src_sec_state == NON_SECURE) {
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100297 SMC_RET8(ctx, x0, x1, x2, x3, x4,
298 SMC_GET_GP(handle, CTX_GPREG_X5),
299 SMC_GET_GP(handle, CTX_GPREG_X6),
300 SMC_GET_GP(handle, CTX_GPREG_X7));
Soby Mathewfccd3ea2021-11-17 15:13:30 +0000301 }
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100302
303 SMC_RET5(ctx, x0, x1, x2, x3, x4);
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500304}
305
306/*******************************************************************************
307 * This function handles all SMCs in the range reserved for RMI. Each call is
308 * either forwarded to the other security state or handled by the RMM dispatcher
309 ******************************************************************************/
310uint64_t rmmd_rmi_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2,
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100311 uint64_t x3, uint64_t x4, void *cookie,
312 void *handle, uint64_t flags)
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500313{
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500314 uint32_t src_sec_state;
315
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000316 /* If RMM failed to boot, treat any RMI SMC as unknown */
317 if (rmm_boot_failed) {
318 WARN("RMMD: Failed to boot up RMM. Ignoring RMI call\n");
319 SMC_RET1(handle, SMC_UNK);
320 }
321
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500322 /* Determine which security state this SMC originated from */
323 src_sec_state = caller_sec_state(flags);
324
325 /* RMI must not be invoked by the Secure world */
326 if (src_sec_state == SMC_FROM_SECURE) {
Soby Mathew68ea9542022-03-22 13:58:52 +0000327 WARN("RMMD: RMI invoked by secure world.\n");
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500328 SMC_RET1(handle, SMC_UNK);
329 }
330
331 /*
332 * Forward an RMI call from the Normal world to the Realm world as it
333 * is.
334 */
335 if (src_sec_state == SMC_FROM_NON_SECURE) {
Arunachalam Ganapathy6e84add2023-08-24 15:31:01 +0100336 /*
337 * If SVE hint bit is set in the flags then update the SMC
338 * function id and pass it on to the lower EL.
339 */
340 if (is_sve_hint_set(flags)) {
341 smc_fid |= (FUNCID_SVE_HINT_MASK <<
342 FUNCID_SVE_HINT_SHIFT);
343 }
Soby Mathew68ea9542022-03-22 13:58:52 +0000344 VERBOSE("RMMD: RMI call from non-secure world.\n");
Soby Mathewfccd3ea2021-11-17 15:13:30 +0000345 return rmmd_smc_forward(NON_SECURE, REALM, smc_fid,
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500346 x1, x2, x3, x4, handle);
347 }
348
Soby Mathew68ea9542022-03-22 13:58:52 +0000349 if (src_sec_state != SMC_FROM_REALM) {
350 SMC_RET1(handle, SMC_UNK);
351 }
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500352
353 switch (smc_fid) {
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100354 case RMM_RMI_REQ_COMPLETE: {
355 uint64_t x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500356
AlexeiFedorov90ce18f2022-09-23 16:57:28 +0100357 return rmmd_smc_forward(REALM, NON_SECURE, x1,
358 x2, x3, x4, x5, handle);
359 }
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500360 default:
Soby Mathew68ea9542022-03-22 13:58:52 +0000361 WARN("RMMD: Unsupported RMM call 0x%08x\n", smc_fid);
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500362 SMC_RET1(handle, SMC_UNK);
363 }
364}
365
366/*******************************************************************************
367 * This cpu has been turned on. Enter RMM to initialise R-EL2. Entry into RMM
368 * is done after initialising minimal architectural state that guarantees safe
369 * execution.
370 ******************************************************************************/
371static void *rmmd_cpu_on_finish_handler(const void *arg)
372{
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000373 long rc;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500374 uint32_t linear_id = plat_my_core_pos();
375 rmmd_rmm_context_t *ctx = &rmm_context[linear_id];
376
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000377 if (rmm_boot_failed) {
378 /* RMM Boot failed on a previous CPU. Abort. */
379 ERROR("RMM Failed to initialize. Ignoring for CPU%d\n",
380 linear_id);
381 return NULL;
382 }
383
384 /*
385 * Prepare warmboot arguments for RMM:
386 * arg0: This CPUID.
387 * arg1 to arg3: Not used.
388 */
389 rmm_ep_info->args.arg0 = linear_id;
390 rmm_ep_info->args.arg1 = 0ULL;
391 rmm_ep_info->args.arg2 = 0ULL;
392 rmm_ep_info->args.arg3 = 0ULL;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500393
394 /* Initialise RMM context with this entry point information */
395 cm_setup_context(&ctx->cpu_ctx, rmm_ep_info);
396
Subhasish Ghoshc25225a2021-12-09 15:41:37 +0000397 /* Enable architecture extensions */
398 manage_extensions_realm(&ctx->cpu_ctx);
399
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500400 /* Initialize RMM EL2 context. */
401 rmm_el2_context_init(&ctx->cpu_ctx.el2_sysregs_ctx);
402
403 rc = rmmd_rmm_sync_entry(ctx);
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000404
405 if (rc != E_RMM_BOOT_SUCCESS) {
406 ERROR("RMM init failed on CPU%d: %ld\n", linear_id, rc);
407 /* Mark the boot as failed for any other booting CPU */
408 rmm_boot_failed = true;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500409 }
410
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500411 return NULL;
412}
413
414/* Subscribe to PSCI CPU on to initialize RMM on secondary */
415SUBSCRIBE_TO_EVENT(psci_cpu_on_finish, rmmd_cpu_on_finish_handler);
416
Soby Mathew68ea9542022-03-22 13:58:52 +0000417/* Convert GPT lib error to RMMD GTS error */
418static int gpt_to_gts_error(int error, uint32_t smc_fid, uint64_t address)
419{
420 int ret;
421
422 if (error == 0) {
Javier Almansa Sobrinodea652e2022-04-13 17:57:35 +0100423 return E_RMM_OK;
Soby Mathew68ea9542022-03-22 13:58:52 +0000424 }
425
426 if (error == -EINVAL) {
Javier Almansa Sobrinodea652e2022-04-13 17:57:35 +0100427 ret = E_RMM_BAD_ADDR;
Soby Mathew68ea9542022-03-22 13:58:52 +0000428 } else {
429 /* This is the only other error code we expect */
430 assert(error == -EPERM);
Javier Almansa Sobrinodea652e2022-04-13 17:57:35 +0100431 ret = E_RMM_BAD_PAS;
Soby Mathew68ea9542022-03-22 13:58:52 +0000432 }
433
434 ERROR("RMMD: PAS Transition failed. GPT ret = %d, PA: 0x%"PRIx64 ", FID = 0x%x\n",
435 error, address, smc_fid);
436 return ret;
437}
438
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500439/*******************************************************************************
Soby Mathew68ea9542022-03-22 13:58:52 +0000440 * This function handles RMM-EL3 interface SMCs
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500441 ******************************************************************************/
Soby Mathew68ea9542022-03-22 13:58:52 +0000442uint64_t rmmd_rmm_el3_handler(uint32_t smc_fid, uint64_t x1, uint64_t x2,
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500443 uint64_t x3, uint64_t x4, void *cookie,
444 void *handle, uint64_t flags)
445{
446 uint32_t src_sec_state;
Robert Wakim48e6b572021-10-21 15:39:56 +0100447 int ret;
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500448
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000449 /* If RMM failed to boot, treat any RMM-EL3 interface SMC as unknown */
450 if (rmm_boot_failed) {
451 WARN("RMMD: Failed to boot up RMM. Ignoring RMM-EL3 call\n");
452 SMC_RET1(handle, SMC_UNK);
453 }
454
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500455 /* Determine which security state this SMC originated from */
456 src_sec_state = caller_sec_state(flags);
457
458 if (src_sec_state != SMC_FROM_REALM) {
Soby Mathew68ea9542022-03-22 13:58:52 +0000459 WARN("RMMD: RMM-EL3 call originated from secure or normal world\n");
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500460 SMC_RET1(handle, SMC_UNK);
461 }
462
463 switch (smc_fid) {
Javier Almansa Sobrinof809b162022-07-04 17:06:36 +0100464 case RMM_GTSI_DELEGATE:
Robert Wakim48e6b572021-10-21 15:39:56 +0100465 ret = gpt_delegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM);
Soby Mathew68ea9542022-03-22 13:58:52 +0000466 SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1));
Javier Almansa Sobrinof809b162022-07-04 17:06:36 +0100467 case RMM_GTSI_UNDELEGATE:
Robert Wakim48e6b572021-10-21 15:39:56 +0100468 ret = gpt_undelegate_pas(x1, PAGE_SIZE_4KB, SMC_FROM_REALM);
Soby Mathew68ea9542022-03-22 13:58:52 +0000469 SMC_RET1(handle, gpt_to_gts_error(ret, smc_fid, x1));
Javier Almansa Sobrinof809b162022-07-04 17:06:36 +0100470 case RMM_ATTEST_GET_PLAT_TOKEN:
Soby Mathew294e1cf2022-03-22 16:19:39 +0000471 ret = rmmd_attest_get_platform_token(x1, &x2, x3);
472 SMC_RET2(handle, ret, x2);
Javier Almansa Sobrinof809b162022-07-04 17:06:36 +0100473 case RMM_ATTEST_GET_REALM_KEY:
Soby Mathewf05d93a2022-03-22 16:21:19 +0000474 ret = rmmd_attest_get_signing_key(x1, &x2, x3);
475 SMC_RET2(handle, ret, x2);
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000476
477 case RMM_BOOT_COMPLETE:
478 VERBOSE("RMMD: running rmmd_rmm_sync_exit\n");
479 rmmd_rmm_sync_exit(x1);
480
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500481 default:
Soby Mathew68ea9542022-03-22 13:58:52 +0000482 WARN("RMMD: Unsupported RMM-EL3 call 0x%08x\n", smc_fid);
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500483 SMC_RET1(handle, SMC_UNK);
484 }
Zelalem Aweke13dc8f12021-07-09 14:20:03 -0500485}