blob: bd59ec00a8a001e495fdf128d32126a02537243a [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001#
Manish V Badarkheeba13bd2022-01-08 23:08:02 +00002# Copyright (c) 2015-2022, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005#
6
Chris Kaye9272152021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathew0d268dc2016-07-11 14:13:56 +01009ifeq (${ARCH}, aarch64)
10 # On ARM standard platorms, the TSP can execute from Trusted SRAM, Trusted
11 # DRAM (if available) or the TZC secured area of DRAM.
Dimitris Papastamos8a418592018-01-02 10:25:50 +000012 # TZC secured DRAM is the default.
Dan Handley9df48042015-03-19 18:58:55 +000013
Dimitris Papastamos8a418592018-01-02 10:25:50 +000014 ARM_TSP_RAM_LOCATION ?= dram
Qixiang Xuc7b12c52017-10-13 09:04:12 +080015
Soby Mathew0d268dc2016-07-11 14:13:56 +010016 ifeq (${ARM_TSP_RAM_LOCATION}, tsram)
17 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_SRAM_ID
18 else ifeq (${ARM_TSP_RAM_LOCATION}, tdram)
19 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_DRAM_ID
20 else ifeq (${ARM_TSP_RAM_LOCATION}, dram)
21 ARM_TSP_RAM_LOCATION_ID = ARM_DRAM_ID
22 else
23 $(error "Unsupported ARM_TSP_RAM_LOCATION value")
24 endif
Dan Handley9df48042015-03-19 18:58:55 +000025
Soby Mathew0d268dc2016-07-11 14:13:56 +010026 # Process flags
Soby Mathew0d268dc2016-07-11 14:13:56 +010027 # Process ARM_BL31_IN_DRAM flag
28 ARM_BL31_IN_DRAM := 0
29 $(eval $(call assert_boolean,ARM_BL31_IN_DRAM))
30 $(eval $(call add_define,ARM_BL31_IN_DRAM))
Roberto Vargasac6dc352017-10-20 10:46:23 +010031else
32 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_SRAM_ID
Soby Mathew0d268dc2016-07-11 14:13:56 +010033endif
Dan Handley9df48042015-03-19 18:58:55 +000034
Roberto Vargasac6dc352017-10-20 10:46:23 +010035$(eval $(call add_define,ARM_TSP_RAM_LOCATION_ID))
36
37
Soby Mathew7799cf72015-04-16 14:49:09 +010038# For the original power-state parameter format, the State-ID can be encoded
39# according to the recommended encoding or zero. This flag determines which
40# State-ID encoding to be parsed.
41ARM_RECOM_STATE_ID_ENC := 0
42
Douglas Raillard66933ff2016-11-07 17:29:34 +000043# If the PSCI_EXTENDED_STATE_ID is set, then ARM_RECOM_STATE_ID_ENC need to
44# be set. Else throw a build error.
Soby Mathew7799cf72015-04-16 14:49:09 +010045ifeq (${PSCI_EXTENDED_STATE_ID}, 1)
46 ifeq (${ARM_RECOM_STATE_ID_ENC}, 0)
Douglas Raillard66933ff2016-11-07 17:29:34 +000047 $(error Build option ARM_RECOM_STATE_ID_ENC needs to be set if \
48 PSCI_EXTENDED_STATE_ID is set for ARM platforms)
Soby Mathew7799cf72015-04-16 14:49:09 +010049 endif
50endif
51
52# Process ARM_RECOM_STATE_ID_ENC flag
53$(eval $(call assert_boolean,ARM_RECOM_STATE_ID_ENC))
54$(eval $(call add_define,ARM_RECOM_STATE_ID_ENC))
55
Juan Castillob6132f12015-10-06 14:01:35 +010056# Process ARM_DISABLE_TRUSTED_WDOG flag
Zelalem Awekeaf7e3a42021-10-01 12:30:49 -050057# By default, Trusted Watchdog is always enabled unless
58# SPIN_ON_BL1_EXIT or ENABLE_RME is set
Juan Castillob6132f12015-10-06 14:01:35 +010059ARM_DISABLE_TRUSTED_WDOG := 0
Zelalem Awekeaf7e3a42021-10-01 12:30:49 -050060ifneq ($(filter 1,${SPIN_ON_BL1_EXIT} ${ENABLE_RME}),)
Juan Castillob6132f12015-10-06 14:01:35 +010061ARM_DISABLE_TRUSTED_WDOG := 1
62endif
63$(eval $(call assert_boolean,ARM_DISABLE_TRUSTED_WDOG))
64$(eval $(call add_define,ARM_DISABLE_TRUSTED_WDOG))
65
Juan Castilloaadf19a2015-11-06 16:02:32 +000066# Process ARM_CONFIG_CNTACR
67ARM_CONFIG_CNTACR := 1
68$(eval $(call assert_boolean,ARM_CONFIG_CNTACR))
69$(eval $(call add_define,ARM_CONFIG_CNTACR))
70
David Wang0ba499f2016-03-07 11:02:57 +080071# Process ARM_BL31_IN_DRAM flag
72ARM_BL31_IN_DRAM := 0
73$(eval $(call assert_boolean,ARM_BL31_IN_DRAM))
74$(eval $(call add_define,ARM_BL31_IN_DRAM))
75
Sandrine Bailleux2af9c392022-07-04 11:17:43 +020076# As per CCA security model, all root firmware must execute from on-chip secure
77# memory. This means we must not run BL31 from TZC-protected DRAM.
78ifeq (${ARM_BL31_IN_DRAM},1)
79 ifeq (${ENABLE_RME},1)
80 $(error "BL31 must not run from DRAM on RME-systems. Please set ARM_BL31_IN_DRAM to 0")
81 endif
82endif
83
Summer Qin93c812f2017-02-28 16:46:17 +000084# Process ARM_PLAT_MT flag
85ARM_PLAT_MT := 0
86$(eval $(call assert_boolean,ARM_PLAT_MT))
87$(eval $(call add_define,ARM_PLAT_MT))
88
Antonio Nino Diazf09d0032017-04-11 14:04:56 +010089# Use translation tables library v2 by default
90ARM_XLAT_TABLES_LIB_V1 := 0
91$(eval $(call assert_boolean,ARM_XLAT_TABLES_LIB_V1))
92$(eval $(call add_define,ARM_XLAT_TABLES_LIB_V1))
93
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010094# Don't have the Linux kernel as a BL33 image by default
95ARM_LINUX_KERNEL_AS_BL33 := 0
96$(eval $(call assert_boolean,ARM_LINUX_KERNEL_AS_BL33))
97$(eval $(call add_define,ARM_LINUX_KERNEL_AS_BL33))
98
99ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
Andre Przywara6a3ac4e2021-02-08 17:40:48 +0000100 ifneq (${ARCH},aarch64)
Manish Pandey37c4ec22018-11-02 13:28:25 +0000101 ifneq (${RESET_TO_SP_MIN},1)
102 $(error "ARM_LINUX_KERNEL_AS_BL33 is only available if RESET_TO_SP_MIN=1.")
103 endif
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100104 endif
105 ifndef PRELOADED_BL33_BASE
106 $(error "PRELOADED_BL33_BASE must be set if ARM_LINUX_KERNEL_AS_BL33 is used.")
107 endif
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -0500108 ifeq (${RESET_TO_BL31},1)
109 ifndef ARM_PRELOADED_DTB_BASE
110 $(error "ARM_PRELOADED_DTB_BASE must be set if ARM_LINUX_KERNEL_AS_BL33 is
111 used with RESET_TO_BL31.")
112 endif
113 $(eval $(call add_define,ARM_PRELOADED_DTB_BASE))
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100114 endif
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100115endif
116
Mikael Olsson7da66192021-02-12 17:30:22 +0100117# Arm Ethos-N NPU SiP service
118ARM_ETHOSN_NPU_DRIVER := 0
119$(eval $(call assert_boolean,ARM_ETHOSN_NPU_DRIVER))
120$(eval $(call add_define,ARM_ETHOSN_NPU_DRIVER))
121
Antonio Nino Diaz01b6cb92017-05-24 14:11:07 +0100122# Use an implementation of SHA-256 with a smaller memory footprint but reduced
123# speed.
124$(eval $(call add_define,MBEDTLS_SHA256_SMALLER))
125
Summer Qin80726782017-04-20 16:28:39 +0100126# Add the build options to pack Trusted OS Extra1 and Trusted OS Extra2 images
127# in the FIP if the platform requires.
128ifneq ($(BL32_EXTRA1),)
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900129$(eval $(call TOOL_ADD_IMG,bl32_extra1,--tos-fw-extra1))
Summer Qin80726782017-04-20 16:28:39 +0100130endif
131ifneq ($(BL32_EXTRA2),)
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900132$(eval $(call TOOL_ADD_IMG,bl32_extra2,--tos-fw-extra2))
Summer Qin80726782017-04-20 16:28:39 +0100133endif
134
Soby Mathew421dbc42016-05-23 16:07:53 +0100135# Enable PSCI_STAT_COUNT/RESIDENCY APIs on ARM platforms
Soby Mathew0d268dc2016-07-11 14:13:56 +0100136ENABLE_PSCI_STAT := 1
dp-arm66abfbe2017-01-31 13:01:04 +0000137ENABLE_PMF := 1
Soby Mathew421dbc42016-05-23 16:07:53 +0100138
Alexei Fedorov2381d2e2020-09-01 15:38:32 +0100139# Override the standard libc with optimised libc_asm
140OVERRIDE_LIBC := 1
141ifeq (${OVERRIDE_LIBC},1)
142 include lib/libc/libc_asm.mk
143endif
144
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100145# On ARM platforms, separate the code and read-only data sections to allow
146# mapping the former as executable and the latter as execute-never.
147SEPARATE_CODE_AND_RODATA := 1
148
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600149# On ARM platforms, disable SEPARATE_NOBITS_REGION by default. Both PROGBITS
150# and NOBITS sections of BL31 image are adjacent to each other and loaded
151# into Trusted SRAM.
152SEPARATE_NOBITS_REGION := 0
153
154# In order to support SEPARATE_NOBITS_REGION for Arm platforms, we need to load
155# BL31 PROGBITS into secure DRAM space and BL31 NOBITS into SRAM. Hence mandate
156# the build to require that ARM_BL31_IN_DRAM is enabled as well.
157ifeq ($(SEPARATE_NOBITS_REGION),1)
158 ifneq ($(ARM_BL31_IN_DRAM),1)
159 $(error For SEPARATE_NOBITS_REGION, ARM_BL31_IN_DRAM must be enabled)
160 endif
161 ifneq ($(RECLAIM_INIT_CODE),0)
162 $(error For SEPARATE_NOBITS_REGION, RECLAIM_INIT_CODE cannot be supported)
163 endif
164endif
165
Soby Mathew7e4d6652017-05-10 11:50:30 +0100166# Disable ARM Cryptocell by default
167ARM_CRYPTOCELL_INTEG := 0
168$(eval $(call assert_boolean,ARM_CRYPTOCELL_INTEG))
169$(eval $(call add_define,ARM_CRYPTOCELL_INTEG))
170
Manish Pandey928da862021-06-10 15:22:48 +0100171# Enable PIE support for RESET_TO_BL31/RESET_TO_SP_MIN case
172ifneq ($(filter 1,${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
173 ENABLE_PIE := 1
Manish Pandey2207e932019-11-06 13:17:46 +0000174endif
175
Soby Mathewb9856482018-09-18 11:42:42 +0100176# CryptoCell integration relies on coherent buffers for passing data from
177# the AP CPU to the CryptoCell
178ifeq (${ARM_CRYPTOCELL_INTEG},1)
179 ifeq (${USE_COHERENT_MEM},0)
180 $(error "ARM_CRYPTOCELL_INTEG needs USE_COHERENT_MEM to be set.")
181 endif
182endif
183
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000184# Disable GPT parser support, use FIP image by default
185ARM_GPT_SUPPORT := 0
186$(eval $(call assert_boolean,ARM_GPT_SUPPORT))
187$(eval $(call add_define,ARM_GPT_SUPPORT))
188
189# Include necessary sources to parse GPT image
190ifeq (${ARM_GPT_SUPPORT}, 1)
191 BL2_SOURCES += drivers/partition/gpt.c \
192 drivers/partition/partition.c
193endif
194
Manish V Badarkhe7a867922021-04-22 14:41:27 +0100195# Enable CRC instructions via extension for ARMv8-A CPUs.
196# For ARMv8.1-A, and onwards CRC instructions are default enabled.
197# Enable HW computed CRC support unconditionally in BL2 component.
198ifeq (${ARM_ARCH_MINOR},0)
199 BL2_CPPFLAGS += -march=armv8-a+crc
200endif
201
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100202ifeq ($(PSA_FWU_SUPPORT),1)
203 # GPT support is recommended as per PSA FWU specification hence
204 # PSA FWU implementation is tightly coupled with GPT support,
205 # and it does not support other formats.
206 ifneq ($(ARM_GPT_SUPPORT),1)
207 $(error For PSA_FWU_SUPPORT, ARM_GPT_SUPPORT must be enabled)
208 endif
209 FWU_MK := drivers/fwu/fwu.mk
210 $(info Including ${FWU_MK})
211 include ${FWU_MK}
212endif
213
Soby Mathew0d268dc2016-07-11 14:13:56 +0100214ifeq (${ARCH}, aarch64)
215PLAT_INCLUDES += -Iinclude/plat/arm/common/aarch64
216endif
Dan Handley9df48042015-03-19 18:58:55 +0000217
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100218PLAT_BL_COMMON_SOURCES += plat/arm/common/${ARCH}/arm_helpers.S \
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100219 plat/arm/common/arm_common.c \
220 plat/arm/common/arm_console.c
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100221
222ifeq (${ARM_XLAT_TABLES_LIB_V1}, 1)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600223PLAT_BL_COMMON_SOURCES += lib/xlat_tables/xlat_tables_common.c \
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100224 lib/xlat_tables/${ARCH}/xlat_tables.c
225else
Gary Morrison3d7f6542021-01-27 13:08:47 -0600226ifeq (${XLAT_MPU_LIB_V1}, 1)
227include lib/xlat_mpu/xlat_mpu.mk
228PLAT_BL_COMMON_SOURCES += ${XLAT_MPU_LIB_V1_SRCS}
229else
Antonio Nino Diaz719bf852017-02-23 17:22:58 +0000230include lib/xlat_tables_v2/xlat_tables.mk
Gary Morrison3d7f6542021-01-27 13:08:47 -0600231PLAT_BL_COMMON_SOURCES += ${XLAT_TABLES_LIB_SRCS}
232endif
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100233endif
Dan Handley9df48042015-03-19 18:58:55 +0000234
Louis Mayencourt6b232d92020-02-28 16:57:30 +0000235ARM_IO_SOURCES += plat/arm/common/arm_io_storage.c \
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100236 plat/arm/common/fconf/arm_fconf_io.c
Olivier Deprez93df21f2020-01-23 11:24:33 +0100237ifeq (${SPD},spmd)
Balint Dobszay719ba9c2021-03-26 16:23:18 +0100238 ifeq (${BL2_ENABLE_SP_LOAD},1)
Olivier Deprez042db532020-03-19 09:27:11 +0100239 ARM_IO_SOURCES += plat/arm/common/fconf/arm_fconf_sp.c
240 endif
Olivier Deprez93df21f2020-01-23 11:24:33 +0100241endif
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100242
Aditya Angadi20b48412019-04-16 11:29:14 +0530243BL1_SOURCES += drivers/io/io_fip.c \
Dan Handley9df48042015-03-19 18:58:55 +0000244 drivers/io/io_memmap.c \
245 drivers/io/io_storage.c \
246 plat/arm/common/arm_bl1_setup.c \
Soby Mathew94273572018-03-07 11:32:04 +0000247 plat/arm/common/arm_err.c \
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100248 ${ARM_IO_SOURCES}
249
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000250ifdef EL3_PAYLOAD_BASE
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100251# Need the plat_arm_program_trusted_mailbox() function to release secondary CPUs from
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000252# their holding pen
253BL1_SOURCES += plat/arm/common/arm_pm.c
254endif
Dan Handley9df48042015-03-19 18:58:55 +0000255
Soby Mathew1ced6b82017-06-12 12:37:10 +0100256BL2_SOURCES += drivers/delay_timer/delay_timer.c \
257 drivers/delay_timer/generic_delay_timer.c \
258 drivers/io/io_fip.c \
Dan Handley9df48042015-03-19 18:58:55 +0000259 drivers/io/io_memmap.c \
260 drivers/io/io_storage.c \
261 plat/arm/common/arm_bl2_setup.c \
Soby Mathew94273572018-03-07 11:32:04 +0000262 plat/arm/common/arm_err.c \
Manish V Badarkhea26bf352021-07-02 20:29:56 +0100263 common/tf_crc32.c \
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100264 ${ARM_IO_SOURCES}
Roberto Vargas52207802017-11-17 13:22:18 +0000265
Louis Mayencourt944ade82019-08-08 12:03:26 +0100266# Firmware Configuration Framework sources
267include lib/fconf/fconf.mk
Roberto Vargas52207802017-11-17 13:22:18 +0000268
Chris Kayb296ada2021-05-20 13:22:43 +0100269BL1_SOURCES += ${FCONF_SOURCES} ${FCONF_DYN_SOURCES}
270BL2_SOURCES += ${FCONF_SOURCES} ${FCONF_DYN_SOURCES}
271
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000272# Add `libfdt` and Arm common helpers required for Dynamic Config
273include lib/libfdt/libfdt.mk
Soby Mathew45e39e22018-03-26 15:16:46 +0100274
275DYN_CFG_SOURCES += plat/arm/common/arm_dyn_cfg.c \
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000276 plat/arm/common/arm_dyn_cfg_helpers.c \
David Horstmannb2df4c12021-04-08 14:50:21 +0100277 common/uuid.c
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000278
Chris Kaye9272152021-09-28 15:52:14 +0100279DYN_CFG_SOURCES += ${FDT_WRAPPERS_SOURCES}
280
Soby Mathew45e39e22018-03-26 15:16:46 +0100281BL1_SOURCES += ${DYN_CFG_SOURCES}
282BL2_SOURCES += ${DYN_CFG_SOURCES}
283
Roberto Vargas52207802017-11-17 13:22:18 +0000284ifeq (${BL2_AT_EL3},1)
285BL2_SOURCES += plat/arm/common/arm_bl2_el3_setup.c
286endif
287
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000288# Because BL1/BL2 execute in AArch64 mode but BL32 in AArch32 we need to use
289# the AArch32 descriptors.
290ifeq (${JUNO_AARCH32_EL3_RUNTIME},1)
291BL2_SOURCES += plat/arm/common/aarch32/arm_bl2_mem_params_desc.c
292else
Vishnu Banavath2b651ea2022-01-19 18:43:12 +0000293ifneq (${PLAT}, corstone1000)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000294BL2_SOURCES += plat/arm/common/${ARCH}/arm_bl2_mem_params_desc.c
295endif
Abdellatif El Khlifiad9b8e52021-04-21 17:20:43 +0100296endif
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000297BL2_SOURCES += plat/arm/common/arm_image_load.c \
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100298 common/desc_image_load.c
Summer Qin9db8f2e2017-04-24 16:49:28 +0100299ifeq (${SPD},opteed)
300BL2_SOURCES += lib/optee/optee_utils.c
301endif
Dan Handley9df48042015-03-19 18:58:55 +0000302
Soby Mathew1ced6b82017-06-12 12:37:10 +0100303BL2U_SOURCES += drivers/delay_timer/delay_timer.c \
304 drivers/delay_timer/generic_delay_timer.c \
305 plat/arm/common/arm_bl2u_setup.c
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100306
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000307BL31_SOURCES += plat/arm/common/arm_bl31_setup.c \
Dan Handley9df48042015-03-19 18:58:55 +0000308 plat/arm/common/arm_pm.c \
Dan Handley9df48042015-03-19 18:58:55 +0000309 plat/arm/common/arm_topology.c \
Soby Mathewf6c41082016-05-03 12:31:18 +0100310 plat/common/plat_psci_common.c
Juan Castilloa08a5e72015-05-19 11:54:12 +0100311
Mikael Olsson7da66192021-02-12 17:30:22 +0100312ifneq ($(filter 1,${ENABLE_PMF} ${ARM_ETHOSN_NPU_DRIVER}),)
313ARM_SVC_HANDLER_SRCS :=
314
315ifeq (${ENABLE_PMF},1)
316ARM_SVC_HANDLER_SRCS += lib/pmf/pmf_smc.c
317endif
318
319ifeq (${ARM_ETHOSN_NPU_DRIVER},1)
320ARM_SVC_HANDLER_SRCS += plat/arm/common/fconf/fconf_ethosn_getter.c \
321 drivers/delay_timer/delay_timer.c \
322 drivers/arm/ethosn/ethosn_smc.c
323endif
324
Bence Szépkúti16362c62019-10-24 15:53:23 +0200325ifeq (${ARCH}, aarch64)
326BL31_SOURCES += plat/arm/common/aarch64/execution_state_switch.c\
327 plat/arm/common/arm_sip_svc.c \
Mikael Olsson7da66192021-02-12 17:30:22 +0100328 ${ARM_SVC_HANDLER_SRCS}
Bence Szépkúti78dc10c2019-11-07 12:09:24 +0100329else
330BL32_SOURCES += plat/arm/common/arm_sip_svc.c \
Mikael Olsson7da66192021-02-12 17:30:22 +0100331 ${ARM_SVC_HANDLER_SRCS}
dp-arm1cebefd2016-09-19 11:21:03 +0100332endif
Bence Szépkúti16362c62019-10-24 15:53:23 +0200333endif
dp-arm1cebefd2016-09-19 11:21:03 +0100334
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100335ifeq (${EL3_EXCEPTION_HANDLING},1)
Sandeep Tripathy1c478392020-08-12 18:42:13 +0530336BL31_SOURCES += plat/common/aarch64/plat_ehf.c
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100337endif
338
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100339ifeq (${SDEI_SUPPORT},1)
340BL31_SOURCES += plat/arm/common/aarch64/arm_sdei.c
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100341ifeq (${SDEI_IN_FCONF},1)
342BL31_SOURCES += plat/arm/common/fconf/fconf_sdei_getter.c
343endif
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100344endif
345
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000346# RAS sources
347ifeq (${RAS_EXTENSION},1)
348BL31_SOURCES += lib/extensions/ras/std_err_record.c \
Jeenu Viswambharana490fe02018-06-08 08:44:36 +0100349 lib/extensions/ras/ras_common.c
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000350endif
351
Antonio Nino Diaz9c852aa2019-01-31 11:01:10 +0000352# Pointer Authentication sources
353ifeq (${ENABLE_PAUTH}, 1)
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100354PLAT_BL_COMMON_SOURCES += plat/arm/common/aarch64/arm_pauth.c \
355 lib/extensions/pauth/pauth_helpers.S
Antonio Nino Diaz9c852aa2019-01-31 11:01:10 +0000356endif
357
Achin Gupta60b7b8a2019-10-11 15:50:43 +0100358ifeq (${SPD},spmd)
359BL31_SOURCES += plat/common/plat_spmd_manifest.c \
David Horstmannb2df4c12021-04-08 14:50:21 +0100360 common/uuid.c \
Achin Gupta60b7b8a2019-10-11 15:50:43 +0100361 ${LIBFDT_SRCS}
362
Chris Kaye9272152021-09-28 15:52:14 +0100363BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
Achin Gupta60b7b8a2019-10-11 15:50:43 +0100364endif
365
Juan Castilloa08a5e72015-05-19 11:54:12 +0100366ifneq (${TRUSTED_BOARD_BOOT},0)
367
Juan Castilloa08a5e72015-05-19 11:54:12 +0100368 # Include common TBB sources
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000369 AUTH_SOURCES := drivers/auth/auth_mod.c \
370 drivers/auth/img_parser_mod.c
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100371
372 # Include the selected chain of trust sources.
373 ifeq (${COT},tbbr)
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600374 BL1_SOURCES += drivers/auth/tbbr/tbbr_cot_common.c \
Manish V Badarkhe39317ab2020-07-23 10:43:57 +0100375 drivers/auth/tbbr/tbbr_cot_bl1.c
376 ifneq (${COT_DESC_IN_DTB},0)
377 BL2_SOURCES += lib/fconf/fconf_cot_getter.c
378 else
379 BL2_SOURCES += drivers/auth/tbbr/tbbr_cot_common.c \
380 drivers/auth/tbbr/tbbr_cot_bl2.c
381 endif
Sandrine Bailleux012f8712020-02-06 14:59:33 +0100382 else ifeq (${COT},dualroot)
383 AUTH_SOURCES += drivers/auth/dualroot/cot.c
laurenw-armd3449782022-04-21 16:50:49 -0500384 else ifeq (${COT},cca)
385 AUTH_SOURCES += drivers/auth/cca/cot.c
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100386 else
387 $(error Unknown chain of trust ${COT})
388 endif
Juan Castilloa08a5e72015-05-19 11:54:12 +0100389
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000390 BL1_SOURCES += ${AUTH_SOURCES} \
391 bl1/tbbr/tbbr_img_desc.c \
dp-armb3e85802016-12-12 14:48:13 +0000392 plat/arm/common/arm_bl1_fwu.c \
393 plat/common/tbbr/plat_tbbr.c
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100394
dp-armb3e85802016-12-12 14:48:13 +0000395 BL2_SOURCES += ${AUTH_SOURCES} \
Manish V Badarkhefe46f5f2020-05-27 09:39:42 +0100396 plat/common/tbbr/plat_tbbr.c
Juan Castilloa08a5e72015-05-19 11:54:12 +0100397
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900398 $(eval $(call TOOL_ADD_IMG,ns_bl2u,--fwu,FWU_))
Yatharth Kochard1a93432015-10-12 12:33:47 +0100399
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000400 IMG_PARSER_LIB_MK := drivers/auth/mbedtls/mbedtls_x509.mk
401
402 $(info Including ${IMG_PARSER_LIB_MK})
403 include ${IMG_PARSER_LIB_MK}
404endif
405
Manish V Badarkhee112a5a2021-10-06 23:41:50 +0100406# Include Measured Boot makefile before any Crypto library makefile.
407# Crypto library makefile may need default definitions of Measured Boot build
408# flags present in Measured Boot makefile.
409ifeq (${MEASURED_BOOT},1)
410 MEASURED_BOOT_MK := drivers/measured_boot/event_log/event_log.mk
411 $(info Including ${MEASURED_BOOT_MK})
412 include ${MEASURED_BOOT_MK}
Manish V Badarkhef9c366c2022-01-18 22:40:17 +0000413
laurenw-arm7834aa02022-05-31 16:39:09 -0500414 ifneq (${MBOOT_EL_HASH_ALG}, sha256)
415 $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512))
416 endif
417
Manish V Badarkhef9c366c2022-01-18 22:40:17 +0000418 BL1_SOURCES += ${EVENT_LOG_SOURCES}
419 BL2_SOURCES += ${EVENT_LOG_SOURCES}
Manish V Badarkhee112a5a2021-10-06 23:41:50 +0100420endif
421
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000422ifneq ($(filter 1,${MEASURED_BOOT} ${TRUSTED_BOARD_BOOT}),)
423 CRYPTO_SOURCES := drivers/auth/crypto_mod.c \
424 lib/fconf/fconf_tbbr_getter.c
425 BL1_SOURCES += ${CRYPTO_SOURCES}
426 BL2_SOURCES += ${CRYPTO_SOURCES}
427
Juan Castilloa08a5e72015-05-19 11:54:12 +0100428 # We expect to locate the *.mk files under the directories specified below
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000429 ifeq (${ARM_CRYPTOCELL_INTEG},0)
430 CRYPTO_LIB_MK := drivers/auth/mbedtls/mbedtls_crypto.mk
431 else
432 CRYPTO_LIB_MK := drivers/auth/cryptocell/cryptocell_crypto.mk
433 endif
Juan Castilloa08a5e72015-05-19 11:54:12 +0100434
435 $(info Including ${CRYPTO_LIB_MK})
436 include ${CRYPTO_LIB_MK}
Juan Castilloa08a5e72015-05-19 11:54:12 +0100437endif
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100438
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100439ifeq (${RECLAIM_INIT_CODE}, 1)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100440 ifeq (${ARM_XLAT_TABLES_LIB_V1}, 1)
441 $(error "To reclaim init code xlat tables v2 must be used")
442 endif
443endif