blob: 76eecc188210570f41774f09a25192964398b9ad [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Dimitris Papastamose08005a2017-10-12 13:02:29 +01007#include <amu.h>
Achin Gupta27b895e2014-05-04 18:38:28 +01008#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +00009#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010010#include <assert.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000011#include <bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010012#include <context.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000013#include <context_mgmt.h>
Achin Gupta191e86e2014-05-09 10:03:15 +010014#include <interrupt_mgmt.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <platform.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010016#include <platform_def.h>
Dimitris Papastamosa7921b92017-10-13 15:27:58 +010017#include <pubsub_events.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000018#include <smccc_helpers.h>
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010019#include <spe.h>
Andrew Thoelke4e126072014-06-04 21:10:52 +010020#include <string.h>
David Cunadoce88eee2017-10-20 11:30:57 +010021#include <sve.h>
Douglas Raillarda8954fc2017-01-26 15:54:44 +000022#include <utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000023
Achin Gupta7aea9082014-02-01 07:51:28 +000024
25/*******************************************************************************
26 * Context management library initialisation routine. This library is used by
27 * runtime services to share pointers to 'cpu_context' structures for the secure
28 * and non-secure states. Management of the structures and their associated
29 * memory is not done by the context management library e.g. the PSCI service
30 * manages the cpu context used for entry from and exit to the non-secure state.
31 * The Secure payload dispatcher service manages the context(s) corresponding to
32 * the secure state. It also uses this library to get access to the non-secure
33 * state cpu context pointers.
34 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
35 * which will used for programming an entry into a lower EL. The same context
36 * will used to save state upon exception entry from that EL.
37 ******************************************************************************/
Juan Castillo2d552402014-06-13 17:05:10 +010038void cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000039{
40 /*
41 * The context management library has only global data to intialize, but
42 * that will be done when the BSS is zeroed out
43 */
44}
45
46/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +010047 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke4e126072014-06-04 21:10:52 +010048 * first use, and sets the initial entrypoint state as specified by the
49 * entry_point_info structure.
50 *
51 * The security state to initialize is determined by the SECURE attribute
52 * of the entry_point_info. The function returns a pointer to the initialized
53 * context and sets this as the next context to return to.
54 *
55 * The EE and ST attributes are used to configure the endianess and secure
Soby Mathewb0082d22015-04-09 13:40:55 +010056 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +010057 *
58 * To prepare the register state for entry call cm_prepare_el3_exit() and
59 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
60 * cm_e1_sysreg_context_restore().
61 ******************************************************************************/
Soby Mathewb0082d22015-04-09 13:40:55 +010062static void cm_init_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +010063{
Soby Mathewb0082d22015-04-09 13:40:55 +010064 unsigned int security_state;
David Cunado4168f2f2017-10-02 17:41:39 +010065 uint32_t scr_el3, pmcr_el0;
Andrew Thoelke4e126072014-06-04 21:10:52 +010066 el3_state_t *state;
67 gp_regs_t *gp_regs;
68 unsigned long sctlr_elx;
69
Andrew Thoelke4e126072014-06-04 21:10:52 +010070 assert(ctx);
71
Soby Mathewb0082d22015-04-09 13:40:55 +010072 security_state = GET_SECURITY_STATE(ep->h.attr);
73
Andrew Thoelke4e126072014-06-04 21:10:52 +010074 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +000075 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +010076
77 /*
David Cunadofee86532017-04-13 22:38:29 +010078 * SCR_EL3 was initialised during reset sequence in macro
79 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
80 * affect the next EL.
81 *
82 * The following fields are initially set to zero and then updated to
83 * the required value depending on the state of the SPSR_EL3 and the
84 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +010085 */
86 scr_el3 = read_scr();
87 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
88 SCR_ST_BIT | SCR_HCE_BIT);
David Cunadofee86532017-04-13 22:38:29 +010089 /*
90 * SCR_NS: Set the security state of the next EL.
91 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010092 if (security_state != SECURE)
93 scr_el3 |= SCR_NS_BIT;
David Cunadofee86532017-04-13 22:38:29 +010094 /*
95 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
96 * Exception level as specified by SPSR.
97 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010098 if (GET_RW(ep->spsr) == MODE_RW_64)
99 scr_el3 |= SCR_RW_BIT;
David Cunadofee86532017-04-13 22:38:29 +0100100 /*
101 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
102 * Secure timer registers to EL3, from AArch64 state only, if specified
103 * by the entrypoint attributes.
104 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100105 if (EP_GET_ST(ep->h.attr))
106 scr_el3 |= SCR_ST_BIT;
107
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100108#ifndef HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100109 /*
110 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
111 * to EL3 when executing at a lower EL. When executing at EL3, External
112 * Aborts are taken to EL3.
113 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100114 scr_el3 &= ~SCR_EA_BIT;
115#endif
116
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000117#if FAULT_INJECTION_SUPPORT
118 /* Enable fault injection from lower ELs */
119 scr_el3 |= SCR_FIEN_BIT;
120#endif
121
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900122#ifdef IMAGE_BL31
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100123 /*
David Cunadofee86532017-04-13 22:38:29 +0100124 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ rounting as
125 * indicated by the interrupt routing model for BL31.
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100126 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100127 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100128#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100129
130 /*
David Cunadofee86532017-04-13 22:38:29 +0100131 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
132 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
133 * next mode is Hyp.
134 */
135 if ((GET_RW(ep->spsr) == MODE_RW_64
136 && GET_EL(ep->spsr) == MODE_EL2)
137 || (GET_RW(ep->spsr) != MODE_RW_64
138 && GET_M32(ep->spsr) == MODE32_hyp)) {
139 scr_el3 |= SCR_HCE_BIT;
140 }
141
142 /*
143 * Initialise SCTLR_EL1 to the reset value corresponding to the target
144 * execution state setting all fields rather than relying of the hw.
145 * Some fields have architecturally UNKNOWN reset values and these are
146 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100147 *
David Cunadofee86532017-04-13 22:38:29 +0100148 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100149 *
David Cunadofee86532017-04-13 22:38:29 +0100150 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
151 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100152 */
153 sctlr_elx = EP_GET_EE(ep->h.attr) ? SCTLR_EE_BIT : 0;
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200154 if (GET_RW(ep->spsr) == MODE_RW_64)
155 sctlr_elx |= SCTLR_EL1_RES1;
Soby Mathewa993c422016-09-29 14:15:57 +0100156 else {
Soby Mathewa993c422016-09-29 14:15:57 +0100157 /*
David Cunadofee86532017-04-13 22:38:29 +0100158 * If the target execution state is AArch32 then the following
159 * fields need to be set.
160 *
161 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
162 * instructions are not trapped to EL1.
163 *
164 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
165 * instructions are not trapped to EL1.
166 *
167 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
168 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100169 */
David Cunadofee86532017-04-13 22:38:29 +0100170 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
171 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100172 }
173
David Cunadofee86532017-04-13 22:38:29 +0100174 /*
175 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
David Cunado4168f2f2017-10-02 17:41:39 +0100176 * and other EL2 registers are set up by cm_preapre_ns_entry() as they
David Cunadofee86532017-04-13 22:38:29 +0100177 * are not part of the stored cpu_context.
178 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100179 write_ctx_reg(get_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
180
David Cunado4168f2f2017-10-02 17:41:39 +0100181 if (security_state == SECURE) {
182 /*
183 * Initialise PMCR_EL0 for secure context only, setting all
184 * fields rather than relying on hw. Some fields are
185 * architecturally UNKNOWN on reset.
186 *
187 * PMCR_EL0.LC: Set to one so that cycle counter overflow, that
188 * is recorded in PMOVSCLR_EL0[31], occurs on the increment
189 * that changes PMCCNTR_EL0[63] from 1 to 0.
190 *
191 * PMCR_EL0.DP: Set to one so that the cycle counter,
192 * PMCCNTR_EL0 does not count when event counting is prohibited.
193 *
194 * PMCR_EL0.X: Set to zero to disable export of events.
195 *
196 * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0
197 * counts on every clock cycle.
198 */
199 pmcr_el0 = ((PMCR_EL0_RESET_VAL | PMCR_EL0_LC_BIT
200 | PMCR_EL0_DP_BIT)
201 & ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT));
202 write_ctx_reg(get_sysregs_ctx(ctx), CTX_PMCR_EL0, pmcr_el0);
203 }
204
Andrew Thoelke4e126072014-06-04 21:10:52 +0100205 /* Populate EL3 state so that we've the right context before doing ERET */
206 state = get_el3state_ctx(ctx);
207 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
208 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
209 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
210
211 /*
212 * Store the X0-X7 value from the entrypoint into the context
213 * Use memcpy as we are in control of the layout of the structures
214 */
215 gp_regs = get_gpregs_ctx(ctx);
216 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
217}
218
219/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000220 * Enable architecture extensions on first entry to Non-secure world.
221 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
222 * it is zero.
223 ******************************************************************************/
224static void enable_extensions_nonsecure(int el2_unused)
225{
226#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100227#if ENABLE_SPE_FOR_LOWER_ELS
228 spe_enable(el2_unused);
229#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100230
231#if ENABLE_AMU
232 amu_enable(el2_unused);
233#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100234
235#if ENABLE_SVE_FOR_NS
236 sve_enable(el2_unused);
237#endif
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000238#endif
239}
240
241/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100242 * The following function initializes the cpu_context for a CPU specified by
243 * its `cpu_idx` for first use, and sets the initial entrypoint state as
244 * specified by the entry_point_info structure.
245 ******************************************************************************/
246void cm_init_context_by_index(unsigned int cpu_idx,
247 const entry_point_info_t *ep)
248{
249 cpu_context_t *ctx;
250 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
251 cm_init_context_common(ctx, ep);
252}
253
254/*******************************************************************************
255 * The following function initializes the cpu_context for the current CPU
256 * for first use, and sets the initial entrypoint state as specified by the
257 * entry_point_info structure.
258 ******************************************************************************/
259void cm_init_my_context(const entry_point_info_t *ep)
260{
261 cpu_context_t *ctx;
262 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
263 cm_init_context_common(ctx, ep);
264}
265
266/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100267 * Prepare the CPU system registers for first entry into secure or normal world
268 *
269 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
270 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
271 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
272 * For all entries, the EL1 registers are initialized from the cpu_context
273 ******************************************************************************/
274void cm_prepare_el3_exit(uint32_t security_state)
275{
dp-armee3457b2017-05-23 09:32:49 +0100276 uint32_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100277 cpu_context_t *ctx = cm_get_context(security_state);
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000278 int el2_unused = 0;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100279
280 assert(ctx);
281
282 if (security_state == NON_SECURE) {
283 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
284 if (scr_el3 & SCR_HCE_BIT) {
285 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
286 sctlr_elx = read_ctx_reg(get_sysregs_ctx(ctx),
287 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800288 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100289 sctlr_elx |= SCTLR_EL2_RES1;
290 write_sctlr_el2(sctlr_elx);
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000291 } else if (EL_IMPLEMENTED(2)) {
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000292 el2_unused = 1;
293
David Cunadofee86532017-04-13 22:38:29 +0100294 /*
295 * EL2 present but unused, need to disable safely.
296 * SCTLR_EL2 can be ignored in this case.
297 *
298 * Initialise all fields in HCR_EL2, except HCR_EL2.RW,
299 * to zero so that Non-secure operations do not trap to
300 * EL2.
301 *
302 * HCR_EL2.RW: Set this field to match SCR_EL3.RW
303 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100304 write_hcr_el2((scr_el3 & SCR_RW_BIT) ? HCR_RW_BIT : 0);
305
David Cunadofee86532017-04-13 22:38:29 +0100306 /*
307 * Initialise CPTR_EL2 setting all fields rather than
308 * relying on the hw. All fields have architecturally
309 * UNKNOWN reset values.
310 *
311 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
312 * accesses to the CPACR_EL1 or CPACR from both
313 * Execution states do not trap to EL2.
314 *
315 * CPTR_EL2.TTA: Set to zero so that Non-secure System
316 * register accesses to the trace registers from both
317 * Execution states do not trap to EL2.
318 *
319 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
320 * to SIMD and floating-point functionality from both
321 * Execution states do not trap to EL2.
322 */
323 write_cptr_el2(CPTR_EL2_RESET_VAL &
324 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
325 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100326
David Cunadofee86532017-04-13 22:38:29 +0100327 /*
328 * Initiliase CNTHCTL_EL2. All fields are
329 * architecturally UNKNOWN on reset and are set to zero
330 * except for field(s) listed below.
331 *
332 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
333 * Hyp mode of Non-secure EL0 and EL1 accesses to the
334 * physical timer registers.
335 *
336 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
337 * Hyp mode of Non-secure EL0 and EL1 accesses to the
338 * physical counter registers.
339 */
340 write_cnthctl_el2(CNTHCTL_RESET_VAL |
341 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100342
David Cunadofee86532017-04-13 22:38:29 +0100343 /*
344 * Initialise CNTVOFF_EL2 to zero as it resets to an
345 * architecturally UNKNOWN value.
346 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100347 write_cntvoff_el2(0);
348
David Cunadofee86532017-04-13 22:38:29 +0100349 /*
350 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
351 * MPIDR_EL1 respectively.
352 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100353 write_vpidr_el2(read_midr_el1());
354 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000355
356 /*
David Cunadofee86532017-04-13 22:38:29 +0100357 * Initialise VTTBR_EL2. All fields are architecturally
358 * UNKNOWN on reset.
359 *
360 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
361 * 2 address translation is disabled, cache maintenance
362 * operations depend on the VMID.
363 *
364 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
365 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000366 */
David Cunadofee86532017-04-13 22:38:29 +0100367 write_vttbr_el2(VTTBR_RESET_VAL &
368 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
369 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
370
David Cunado5f55e282016-10-31 17:37:34 +0000371 /*
David Cunadofee86532017-04-13 22:38:29 +0100372 * Initialise MDCR_EL2, setting all fields rather than
373 * relying on hw. Some fields are architecturally
374 * UNKNOWN on reset.
375 *
376 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
377 * EL1 System register accesses to the Debug ROM
378 * registers are not trapped to EL2.
379 *
380 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
381 * System register accesses to the powerdown debug
382 * registers are not trapped to EL2.
383 *
384 * MDCR_EL2.TDA: Set to zero so that System register
385 * accesses to the debug registers do not trap to EL2.
386 *
387 * MDCR_EL2.TDE: Set to zero so that debug exceptions
388 * are not routed to EL2.
389 *
390 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
391 * Monitors.
392 *
393 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
394 * EL1 accesses to all Performance Monitors registers
395 * are not trapped to EL2.
396 *
397 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
398 * and EL1 accesses to the PMCR_EL0 or PMCR are not
399 * trapped to EL2.
400 *
401 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
402 * architecturally-defined reset value.
David Cunado5f55e282016-10-31 17:37:34 +0000403 */
dp-armee3457b2017-05-23 09:32:49 +0100404 mdcr_el2 = ((MDCR_EL2_RESET_VAL |
David Cunadofee86532017-04-13 22:38:29 +0100405 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
406 >> PMCR_EL0_N_SHIFT)) &
407 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT
408 | MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT
409 | MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT
410 | MDCR_EL2_TPMCR_BIT));
dp-armee3457b2017-05-23 09:32:49 +0100411
dp-armee3457b2017-05-23 09:32:49 +0100412 write_mdcr_el2(mdcr_el2);
413
David Cunadoc14b08e2016-11-25 00:21:59 +0000414 /*
David Cunadofee86532017-04-13 22:38:29 +0100415 * Initialise HSTR_EL2. All fields are architecturally
416 * UNKNOWN on reset.
417 *
418 * HSTR_EL2.T<n>: Set all these fields to zero so that
419 * Non-secure EL0 or EL1 accesses to System registers
420 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000421 */
David Cunadofee86532017-04-13 22:38:29 +0100422 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000423 /*
David Cunadofee86532017-04-13 22:38:29 +0100424 * Initialise CNTHP_CTL_EL2. All fields are
425 * architecturally UNKNOWN on reset.
426 *
427 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
428 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000429 */
David Cunadofee86532017-04-13 22:38:29 +0100430 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
431 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100432 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000433 enable_extensions_nonsecure(el2_unused);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100434 }
435
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100436 cm_el1_sysregs_context_restore(security_state);
437 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100438}
439
440/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100441 * The next four functions are used by runtime services to save and restore
442 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000443 * state.
444 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000445void cm_el1_sysregs_context_save(uint32_t security_state)
446{
Dan Handleye2712bc2014-04-10 15:37:22 +0100447 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000448
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100449 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000450 assert(ctx);
451
452 el1_sysregs_context_save(get_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100453
454#if IMAGE_BL31
455 if (security_state == SECURE)
456 PUBLISH_EVENT(cm_exited_secure_world);
457 else
458 PUBLISH_EVENT(cm_exited_normal_world);
459#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000460}
461
462void cm_el1_sysregs_context_restore(uint32_t security_state)
463{
Dan Handleye2712bc2014-04-10 15:37:22 +0100464 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000465
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100466 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000467 assert(ctx);
468
469 el1_sysregs_context_restore(get_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100470
471#if IMAGE_BL31
472 if (security_state == SECURE)
473 PUBLISH_EVENT(cm_entering_secure_world);
474 else
475 PUBLISH_EVENT(cm_entering_normal_world);
476#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000477}
478
479/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100480 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
481 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000482 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100483void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000484{
Dan Handleye2712bc2014-04-10 15:37:22 +0100485 cpu_context_t *ctx;
486 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000487
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100488 ctx = cm_get_context(security_state);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000489 assert(ctx);
490
Andrew Thoelke4e126072014-06-04 21:10:52 +0100491 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000492 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000493 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000494}
495
496/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100497 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
498 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000499 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100500void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100501 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000502{
Dan Handleye2712bc2014-04-10 15:37:22 +0100503 cpu_context_t *ctx;
504 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000505
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100506 ctx = cm_get_context(security_state);
Achin Gupta607084e2014-02-09 18:24:19 +0000507 assert(ctx);
508
509 /* Populate EL3 state so that ERET jumps to the correct entry */
510 state = get_el3state_ctx(ctx);
511 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100512 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000513}
514
515/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100516 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
517 * pertaining to the given security state using the value and bit position
518 * specified in the parameters. It preserves all other bits.
519 ******************************************************************************/
520void cm_write_scr_el3_bit(uint32_t security_state,
521 uint32_t bit_pos,
522 uint32_t value)
523{
524 cpu_context_t *ctx;
525 el3_state_t *state;
526 uint32_t scr_el3;
527
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100528 ctx = cm_get_context(security_state);
Achin Gupta27b895e2014-05-04 18:38:28 +0100529 assert(ctx);
530
531 /* Ensure that the bit position is a valid one */
532 assert((1 << bit_pos) & SCR_VALID_BIT_MASK);
533
534 /* Ensure that the 'value' is only a bit wide */
535 assert(value <= 1);
536
537 /*
538 * Get the SCR_EL3 value from the cpu context, clear the desired bit
539 * and set it to its new value.
540 */
541 state = get_el3state_ctx(ctx);
542 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
543 scr_el3 &= ~(1 << bit_pos);
544 scr_el3 |= value << bit_pos;
545 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
546}
547
548/*******************************************************************************
549 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
550 * given security state.
551 ******************************************************************************/
552uint32_t cm_get_scr_el3(uint32_t security_state)
553{
554 cpu_context_t *ctx;
555 el3_state_t *state;
556
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100557 ctx = cm_get_context(security_state);
Achin Gupta27b895e2014-05-04 18:38:28 +0100558 assert(ctx);
559
560 /* Populate EL3 state so that ERET jumps to the correct entry */
561 state = get_el3state_ctx(ctx);
562 return read_ctx_reg(state, CTX_SCR_EL3);
563}
564
565/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000566 * This function is used to program the context that's used for exception
567 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
568 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000569 ******************************************************************************/
570void cm_set_next_eret_context(uint32_t security_state)
571{
Dan Handleye2712bc2014-04-10 15:37:22 +0100572 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000573
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100574 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000575 assert(ctx);
576
Andrew Thoelke4e126072014-06-04 21:10:52 +0100577 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000578}