blob: a87dea8b37102c4f87e68ce6dd4767c224e7530c [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Tien Hock, Loh8d9e8912019-10-02 13:49:25 +08002 * Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved.
3 * Copyright (c) 2019-2020, Intel Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8#include <arch.h>
9#include <arch_helpers.h>
10#include <common/bl_common.h>
11#include <common/debug.h>
12#include <common/desc_image_load.h>
13#include <drivers/generic_delay_timer.h>
14#include <drivers/synopsys/dw_mmc.h>
15#include <drivers/ti/uart/uart_16550.h>
16#include <lib/xlat_tables/xlat_tables.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080017
18#include "agilex_clock_manager.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080019#include "agilex_memory_controller.h"
20#include "agilex_pinmux.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080021#include "ccu/ncore_ccu.h"
22#include "qspi/cadence_qspi.h"
Tien Hock, Loh8d9e8912019-10-02 13:49:25 +080023#include "socfpga_emac.h"
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080024#include "socfpga_handoff.h"
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080025#include "socfpga_mailbox.h"
Hadi Asyrafif0fa8072019-10-23 17:02:55 +080026#include "socfpga_private.h"
Hadi Asyrafi67cb0ea2019-12-23 13:25:33 +080027#include "socfpga_reset_manager.h"
Hadi Asyrafi8ebd2372019-12-23 17:58:04 +080028#include "socfpga_system_manager.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080029#include "wdt/watchdog.h"
30
31
32const mmap_region_t agilex_plat_mmap[] = {
33 MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
34 MT_MEMORY | MT_RW | MT_NS),
35 MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE,
36 MT_DEVICE | MT_RW | MT_NS),
37 MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE,
38 MT_DEVICE | MT_RW | MT_SECURE),
39 MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
40 MT_NON_CACHEABLE | MT_RW | MT_SECURE),
41 MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
42 MT_DEVICE | MT_RW | MT_SECURE),
43 MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
44 MT_DEVICE | MT_RW | MT_NS),
45 MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE,
46 MT_DEVICE | MT_RW | MT_NS),
47 {0},
48};
49
Hadi Asyrafi786db4d2019-12-30 16:00:30 +080050boot_source_type boot_source = BOOT_SOURCE;
Hadi Asyrafi616da772019-06-27 11:34:03 +080051
52void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1,
53 u_register_t x2, u_register_t x4)
54{
Andre Przywara98b5a112020-01-25 00:58:35 +000055 static console_t console;
Hadi Asyrafi616da772019-06-27 11:34:03 +080056 handoff reverse_handoff_ptr;
57
58 generic_delay_timer_init();
59
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080060 if (socfpga_get_handoff(&reverse_handoff_ptr))
Hadi Asyrafi616da772019-06-27 11:34:03 +080061 return;
62 config_pinmux(&reverse_handoff_ptr);
Hadi Asyrafi616da772019-06-27 11:34:03 +080063 config_clkmgr_handoff(&reverse_handoff_ptr);
64
65 enable_nonsecure_access();
66 deassert_peripheral_reset();
67 config_hps_hs_before_warm_reset();
68
Hadi Asyrafia813fed2019-08-14 13:49:00 +080069 watchdog_init(get_wdt_clk());
Hadi Asyrafi616da772019-06-27 11:34:03 +080070
Hadi Asyrafia813fed2019-08-14 13:49:00 +080071 console_16550_register(PLAT_UART0_BASE, get_uart_clk(), PLAT_BAUDRATE,
Hadi Asyrafi616da772019-06-27 11:34:03 +080072 &console);
73
74 socfpga_delay_timer_init();
75 init_ncore_ccu();
Tien Hock, Loh8d9e8912019-10-02 13:49:25 +080076 socfpga_emac_init();
Hadi Asyrafi616da772019-06-27 11:34:03 +080077 init_hard_memory_controller();
Hadi Asyrafie73c5112019-10-21 16:35:08 +080078 mailbox_init();
Hadi Asyrafi6aeb55d2019-12-24 14:43:22 +080079
80 if (!intel_mailbox_is_fpga_not_ready())
81 socfpga_bridges_enable();
Hadi Asyrafi616da772019-06-27 11:34:03 +080082}
83
84
85void bl2_el3_plat_arch_setup(void)
86{
87
88 struct mmc_device_info info;
89 const mmap_region_t bl_regions[] = {
90 MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE,
91 MT_MEMORY | MT_RW | MT_SECURE),
92 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
93 MT_CODE | MT_SECURE),
94 MAP_REGION_FLAT(BL_RO_DATA_BASE,
95 BL_RO_DATA_END - BL_RO_DATA_BASE,
96 MT_RO_DATA | MT_SECURE),
97#if USE_COHERENT_MEM_BAR
98 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
99 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
100 MT_DEVICE | MT_RW | MT_SECURE),
101#endif
102 {0},
103 };
104
105 setup_page_tables(bl_regions, agilex_plat_mmap);
106
107 enable_mmu_el3(0);
108
Hadi Asyrafia813fed2019-08-14 13:49:00 +0800109 dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk());
Hadi Asyrafi616da772019-06-27 11:34:03 +0800110
111 info.mmc_dev_type = MMC_IS_SD;
112 info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
113
Hadi Asyrafi616da772019-06-27 11:34:03 +0800114 switch (boot_source) {
115 case BOOT_SOURCE_SDMMC:
116 dw_mmc_init(&params, &info);
117 socfpga_io_setup(boot_source);
118 break;
119
120 case BOOT_SOURCE_QSPI:
121 mailbox_set_qspi_open();
122 mailbox_set_qspi_direct();
123 cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
124 QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
125 QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
126 socfpga_io_setup(boot_source);
127 break;
128
129 default:
130 ERROR("Unsupported boot source\n");
131 panic();
132 break;
133 }
134}
135
136uint32_t get_spsr_for_bl33_entry(void)
137{
138 unsigned long el_status;
139 unsigned int mode;
140 uint32_t spsr;
141
142 /* Figure out what mode we enter the non-secure world in */
143 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
144 el_status &= ID_AA64PFR0_ELX_MASK;
145
146 mode = (el_status) ? MODE_EL2 : MODE_EL1;
147
148 /*
149 * TODO: Consider the possibility of specifying the SPSR in
150 * the FIP ToC and allowing the platform to have a say as
151 * well.
152 */
153 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
154 return spsr;
155}
156
157
158int bl2_plat_handle_post_image_load(unsigned int image_id)
159{
160 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
161
162 switch (image_id) {
163 case BL33_IMAGE_ID:
164 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
165 bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
166 break;
167 default:
168 break;
169 }
170
171 return 0;
172}
173
174/*******************************************************************************
175 * Perform any BL3-1 platform setup code
176 ******************************************************************************/
177void bl2_platform_setup(void)
178{
179}
180