blob: aa76703fc0631f2983b8b4a6b10c2473f436e455 [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautier2f974232020-09-17 12:25:05 +02002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP1_DEF_H
8#define STM32MP1_DEF_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/tbbr/tbbr_img_def.h>
Yann Gautierb5d2ed42019-02-14 11:13:50 +010011#include <drivers/st/stm32mp1_rcc.h>
12#include <dt-bindings/clock/stm32mp1-clks.h>
13#include <dt-bindings/reset/stm32mp1-resets.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <lib/utils_def.h>
15#include <lib/xlat_tables/xlat_tables_defs.h>
Yann Gautier4b0c72a2018-07-16 10:54:09 +020016
Julius Werner53456fc2019-07-09 13:49:11 -070017#ifndef __ASSEMBLER__
Yann Gautier091eab52019-06-04 18:06:34 +020018#include <drivers/st/bsec.h>
Yann Gautierb5d2ed42019-02-14 11:13:50 +010019#include <drivers/st/stm32mp1_clk.h>
20
Yann Gautier57e282b2019-01-07 11:17:24 +010021#include <boot_api.h>
Lionel Debieve7bd96f42019-09-03 12:22:23 +020022#include <stm32mp_auth.h>
Yann Gautieree8f5422019-02-14 11:13:25 +010023#include <stm32mp_common.h>
24#include <stm32mp_dt.h>
Yann Gautiere4a3c352019-02-14 10:53:33 +010025#include <stm32mp_shres_helpers.h>
Yann Gautierc7374052019-06-04 18:02:37 +020026#include <stm32mp1_dbgmcu.h>
Yann Gautier57e282b2019-01-07 11:17:24 +010027#include <stm32mp1_private.h>
Etienne Carriere316d6342019-12-02 10:08:48 +010028#include <stm32mp1_shared_resources.h>
Yann Gautier57e282b2019-01-07 11:17:24 +010029#endif
30
Yann Gautier0ed7b2a2021-05-19 18:48:16 +020031#if !STM32MP_USE_STM32IMAGE
32#include "stm32mp1_fip_def.h"
33#else /* STM32MP_USE_STM32IMAGE */
34#include "stm32mp1_stm32image_def.h"
35#endif /* STM32MP_USE_STM32IMAGE */
36
Yann Gautier4b0c72a2018-07-16 10:54:09 +020037/*******************************************************************************
Yann Gautierc7374052019-06-04 18:02:37 +020038 * CHIP ID
39 ******************************************************************************/
Yann Gautiera0a6ff62021-05-10 16:05:18 +020040#define STM32MP1_CHIP_ID U(0x500)
41
Yann Gautierc7374052019-06-04 18:02:37 +020042#define STM32MP157C_PART_NB U(0x05000000)
43#define STM32MP157A_PART_NB U(0x05000001)
44#define STM32MP153C_PART_NB U(0x05000024)
45#define STM32MP153A_PART_NB U(0x05000025)
46#define STM32MP151C_PART_NB U(0x0500002E)
47#define STM32MP151A_PART_NB U(0x0500002F)
Lionel Debieve7b64e3e2019-05-17 16:01:18 +020048#define STM32MP157F_PART_NB U(0x05000080)
49#define STM32MP157D_PART_NB U(0x05000081)
50#define STM32MP153F_PART_NB U(0x050000A4)
51#define STM32MP153D_PART_NB U(0x050000A5)
52#define STM32MP151F_PART_NB U(0x050000AE)
53#define STM32MP151D_PART_NB U(0x050000AF)
Yann Gautierc7374052019-06-04 18:02:37 +020054
55#define STM32MP1_REV_B U(0x2000)
Lionel Debieve2d64b532019-06-25 10:40:37 +020056#define STM32MP1_REV_Z U(0x2001)
Yann Gautierc7374052019-06-04 18:02:37 +020057
58/*******************************************************************************
59 * PACKAGE ID
60 ******************************************************************************/
61#define PKG_AA_LFBGA448 U(4)
62#define PKG_AB_LFBGA354 U(3)
63#define PKG_AC_TFBGA361 U(2)
64#define PKG_AD_TFBGA257 U(1)
65
66/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +020067 * STM32MP1 memory map related constants
68 ******************************************************************************/
Lionel Debieve7bd96f42019-09-03 12:22:23 +020069#define STM32MP_ROM_BASE U(0x00000000)
70#define STM32MP_ROM_SIZE U(0x00020000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +020071
Yann Gautiera2e2a302019-02-14 11:13:39 +010072#define STM32MP_SYSRAM_BASE U(0x2FFC0000)
73#define STM32MP_SYSRAM_SIZE U(0x00040000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +020074
Etienne Carriere72369b12019-12-08 08:17:56 +010075#define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE
76#define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \
77 STM32MP_SYSRAM_SIZE - \
78 STM32MP_NS_SYSRAM_SIZE)
79
Etienne Carriere34f0e932020-07-16 17:36:18 +020080#define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE
81#define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE
82
Etienne Carriere72369b12019-12-08 08:17:56 +010083#define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE
84#define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \
85 STM32MP_NS_SYSRAM_SIZE)
86
Yann Gautier4b0c72a2018-07-16 10:54:09 +020087/* DDR configuration */
Yann Gautiera2e2a302019-02-14 11:13:39 +010088#define STM32MP_DDR_BASE U(0xC0000000)
89#define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */
Yann Gautierb3386f72019-04-19 09:41:01 +020090#ifdef AARCH32_SP_OPTEE
91#define STM32MP_DDR_S_SIZE U(0x01E00000) /* 30 MB */
92#define STM32MP_DDR_SHMEM_SIZE U(0x00200000) /* 2 MB */
Yann Gautier8f268c82020-02-26 13:39:44 +010093#else
94#define STM32MP_DDR_S_SIZE U(0)
95#define STM32MP_DDR_SHMEM_SIZE U(0)
Yann Gautierb3386f72019-04-19 09:41:01 +020096#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +020097
98/* DDR power initializations */
Julius Werner53456fc2019-07-09 13:49:11 -070099#ifndef __ASSEMBLER__
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200100enum ddr_type {
101 STM32MP_DDR3,
102 STM32MP_LPDDR2,
Yann Gautier917a00c2019-04-16 16:20:58 +0200103 STM32MP_LPDDR3
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200104};
105#endif
106
107/* Section used inside TF binaries */
Nicolas Le Bayon07084412019-09-27 11:05:31 +0200108#define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200109/* 256 Octets reserved for header */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100110#define STM32MP_HEADER_SIZE U(0x00000100)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200111
Etienne Carriere72369b12019-12-08 08:17:56 +0100112#define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \
Yann Gautiera2e2a302019-02-14 11:13:39 +0100113 STM32MP_PARAM_LOAD_SIZE + \
114 STM32MP_HEADER_SIZE)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200115
Etienne Carriere72369b12019-12-08 08:17:56 +0100116#define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \
Yann Gautiera2e2a302019-02-14 11:13:39 +0100117 (STM32MP_PARAM_LOAD_SIZE + \
118 STM32MP_HEADER_SIZE))
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200119
Nicolas Le Bayon07084412019-09-27 11:05:31 +0200120/* BL2 and BL32/sp_min require 4 tables */
121#define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200122
123/*
124 * MAX_MMAP_REGIONS is usually:
125 * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
126 */
Yann Gautier9d135e42018-07-16 19:36:06 +0200127#if defined(IMAGE_BL2)
128 #define MAX_MMAP_REGIONS 11
129#endif
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200130
Yann Gautiera2e2a302019-02-14 11:13:39 +0100131#define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000))
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200132#define STM32MP_BL33_MAX_SIZE U(0x400000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200133
Lionel Debieve402a46b2019-11-04 12:28:15 +0100134/* Define maximum page size for NAND devices */
135#define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000)
136
137/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200138 * STM32MP1 device/io map related constants (used for MMU)
139 ******************************************************************************/
140#define STM32MP1_DEVICE1_BASE U(0x40000000)
141#define STM32MP1_DEVICE1_SIZE U(0x40000000)
142
143#define STM32MP1_DEVICE2_BASE U(0x80000000)
144#define STM32MP1_DEVICE2_SIZE U(0x40000000)
145
146/*******************************************************************************
147 * STM32MP1 RCC
148 ******************************************************************************/
149#define RCC_BASE U(0x50000000)
150
151/*******************************************************************************
152 * STM32MP1 PWR
153 ******************************************************************************/
154#define PWR_BASE U(0x50001000)
155
156/*******************************************************************************
Yann Gautier038bff22019-01-17 19:17:47 +0100157 * STM32MP1 GPIO
158 ******************************************************************************/
159#define GPIOA_BASE U(0x50002000)
160#define GPIOB_BASE U(0x50003000)
161#define GPIOC_BASE U(0x50004000)
162#define GPIOD_BASE U(0x50005000)
163#define GPIOE_BASE U(0x50006000)
164#define GPIOF_BASE U(0x50007000)
165#define GPIOG_BASE U(0x50008000)
166#define GPIOH_BASE U(0x50009000)
167#define GPIOI_BASE U(0x5000A000)
168#define GPIOJ_BASE U(0x5000B000)
169#define GPIOK_BASE U(0x5000C000)
170#define GPIOZ_BASE U(0x54004000)
171#define GPIO_BANK_OFFSET U(0x1000)
172
173/* Bank IDs used in GPIO driver API */
174#define GPIO_BANK_A U(0)
175#define GPIO_BANK_B U(1)
176#define GPIO_BANK_C U(2)
177#define GPIO_BANK_D U(3)
178#define GPIO_BANK_E U(4)
179#define GPIO_BANK_F U(5)
180#define GPIO_BANK_G U(6)
181#define GPIO_BANK_H U(7)
182#define GPIO_BANK_I U(8)
183#define GPIO_BANK_J U(9)
184#define GPIO_BANK_K U(10)
185#define GPIO_BANK_Z U(25)
186
187#define STM32MP_GPIOZ_PIN_MAX_COUNT 8
188
189/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200190 * STM32MP1 UART
191 ******************************************************************************/
192#define USART1_BASE U(0x5C000000)
193#define USART2_BASE U(0x4000E000)
194#define USART3_BASE U(0x4000F000)
195#define UART4_BASE U(0x40010000)
196#define UART5_BASE U(0x40011000)
197#define USART6_BASE U(0x44003000)
198#define UART7_BASE U(0x40018000)
199#define UART8_BASE U(0x40019000)
Yann Gautiera2e2a302019-02-14 11:13:39 +0100200#define STM32MP_UART_BAUDRATE U(115200)
Yann Gautier038bff22019-01-17 19:17:47 +0100201
202/* For UART crash console */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100203#define STM32MP_DEBUG_USART_BASE UART4_BASE
Yann Gautier038bff22019-01-17 19:17:47 +0100204/* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
Yann Gautiera2e2a302019-02-14 11:13:39 +0100205#define STM32MP_DEBUG_USART_CLK_FRQ 64000000
Yann Gautier038bff22019-01-17 19:17:47 +0100206#define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE
207#define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR
208#define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN
209#define DEBUG_UART_TX_GPIO_PORT 11
210#define DEBUG_UART_TX_GPIO_ALTERNATE 6
211#define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR
212#define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI
213#define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR
214#define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200215
216/*******************************************************************************
Etienne Carrieree96162e2020-04-10 11:32:54 +0200217 * STM32MP1 ETZPC
218 ******************************************************************************/
219#define STM32MP1_ETZPC_BASE U(0x5C007000)
220
221/* ETZPC TZMA IDs */
222#define STM32MP1_ETZPC_TZMA_ROM U(0)
223#define STM32MP1_ETZPC_TZMA_SYSRAM U(1)
224
225#define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0)
226
227/* ETZPC DECPROT IDs */
228#define STM32MP1_ETZPC_STGENC_ID 0
229#define STM32MP1_ETZPC_BKPSRAM_ID 1
230#define STM32MP1_ETZPC_IWDG1_ID 2
231#define STM32MP1_ETZPC_USART1_ID 3
232#define STM32MP1_ETZPC_SPI6_ID 4
233#define STM32MP1_ETZPC_I2C4_ID 5
234#define STM32MP1_ETZPC_RNG1_ID 7
235#define STM32MP1_ETZPC_HASH1_ID 8
236#define STM32MP1_ETZPC_CRYP1_ID 9
237#define STM32MP1_ETZPC_DDRCTRL_ID 10
238#define STM32MP1_ETZPC_DDRPHYC_ID 11
239#define STM32MP1_ETZPC_I2C6_ID 12
240#define STM32MP1_ETZPC_SEC_ID_LIMIT 13
241
242#define STM32MP1_ETZPC_TIM2_ID 16
243#define STM32MP1_ETZPC_TIM3_ID 17
244#define STM32MP1_ETZPC_TIM4_ID 18
245#define STM32MP1_ETZPC_TIM5_ID 19
246#define STM32MP1_ETZPC_TIM6_ID 20
247#define STM32MP1_ETZPC_TIM7_ID 21
248#define STM32MP1_ETZPC_TIM12_ID 22
249#define STM32MP1_ETZPC_TIM13_ID 23
250#define STM32MP1_ETZPC_TIM14_ID 24
251#define STM32MP1_ETZPC_LPTIM1_ID 25
252#define STM32MP1_ETZPC_WWDG1_ID 26
253#define STM32MP1_ETZPC_SPI2_ID 27
254#define STM32MP1_ETZPC_SPI3_ID 28
255#define STM32MP1_ETZPC_SPDIFRX_ID 29
256#define STM32MP1_ETZPC_USART2_ID 30
257#define STM32MP1_ETZPC_USART3_ID 31
258#define STM32MP1_ETZPC_UART4_ID 32
259#define STM32MP1_ETZPC_UART5_ID 33
260#define STM32MP1_ETZPC_I2C1_ID 34
261#define STM32MP1_ETZPC_I2C2_ID 35
262#define STM32MP1_ETZPC_I2C3_ID 36
263#define STM32MP1_ETZPC_I2C5_ID 37
264#define STM32MP1_ETZPC_CEC_ID 38
265#define STM32MP1_ETZPC_DAC_ID 39
266#define STM32MP1_ETZPC_UART7_ID 40
267#define STM32MP1_ETZPC_UART8_ID 41
268#define STM32MP1_ETZPC_MDIOS_ID 44
269#define STM32MP1_ETZPC_TIM1_ID 48
270#define STM32MP1_ETZPC_TIM8_ID 49
271#define STM32MP1_ETZPC_USART6_ID 51
272#define STM32MP1_ETZPC_SPI1_ID 52
273#define STM32MP1_ETZPC_SPI4_ID 53
274#define STM32MP1_ETZPC_TIM15_ID 54
275#define STM32MP1_ETZPC_TIM16_ID 55
276#define STM32MP1_ETZPC_TIM17_ID 56
277#define STM32MP1_ETZPC_SPI5_ID 57
278#define STM32MP1_ETZPC_SAI1_ID 58
279#define STM32MP1_ETZPC_SAI2_ID 59
280#define STM32MP1_ETZPC_SAI3_ID 60
281#define STM32MP1_ETZPC_DFSDM_ID 61
282#define STM32MP1_ETZPC_TT_FDCAN_ID 62
283#define STM32MP1_ETZPC_LPTIM2_ID 64
284#define STM32MP1_ETZPC_LPTIM3_ID 65
285#define STM32MP1_ETZPC_LPTIM4_ID 66
286#define STM32MP1_ETZPC_LPTIM5_ID 67
287#define STM32MP1_ETZPC_SAI4_ID 68
288#define STM32MP1_ETZPC_VREFBUF_ID 69
289#define STM32MP1_ETZPC_DCMI_ID 70
290#define STM32MP1_ETZPC_CRC2_ID 71
291#define STM32MP1_ETZPC_ADC_ID 72
292#define STM32MP1_ETZPC_HASH2_ID 73
293#define STM32MP1_ETZPC_RNG2_ID 74
294#define STM32MP1_ETZPC_CRYP2_ID 75
295#define STM32MP1_ETZPC_SRAM1_ID 80
296#define STM32MP1_ETZPC_SRAM2_ID 81
297#define STM32MP1_ETZPC_SRAM3_ID 82
298#define STM32MP1_ETZPC_SRAM4_ID 83
299#define STM32MP1_ETZPC_RETRAM_ID 84
300#define STM32MP1_ETZPC_OTG_ID 85
301#define STM32MP1_ETZPC_SDMMC3_ID 86
302#define STM32MP1_ETZPC_DLYBSD3_ID 87
303#define STM32MP1_ETZPC_DMA1_ID 88
304#define STM32MP1_ETZPC_DMA2_ID 89
305#define STM32MP1_ETZPC_DMAMUX_ID 90
306#define STM32MP1_ETZPC_FMC_ID 91
307#define STM32MP1_ETZPC_QSPI_ID 92
308#define STM32MP1_ETZPC_DLYBQ_ID 93
309#define STM32MP1_ETZPC_ETH_ID 94
310#define STM32MP1_ETZPC_RSV_ID 95
311
312#define STM32MP_ETZPC_MAX_ID 96
313
314/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200315 * STM32MP1 TZC (TZ400)
316 ******************************************************************************/
317#define STM32MP1_TZC_BASE U(0x5C006000)
318
319#define STM32MP1_TZC_A7_ID U(0)
Yann Gautiered342322019-02-15 17:33:27 +0100320#define STM32MP1_TZC_M4_ID U(1)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200321#define STM32MP1_TZC_LCD_ID U(3)
322#define STM32MP1_TZC_GPU_ID U(4)
323#define STM32MP1_TZC_MDMA_ID U(5)
324#define STM32MP1_TZC_DMA_ID U(6)
325#define STM32MP1_TZC_USB_HOST_ID U(7)
326#define STM32MP1_TZC_USB_OTG_ID U(8)
327#define STM32MP1_TZC_SDMMC_ID U(9)
328#define STM32MP1_TZC_ETH_ID U(10)
329#define STM32MP1_TZC_DAP_ID U(15)
330
Yann Gautier2f974232020-09-17 12:25:05 +0200331#define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \
332 TZC_400_REGION_ATTR_FILTER_BIT(1))
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200333
334/*******************************************************************************
335 * STM32MP1 SDMMC
336 ******************************************************************************/
Yann Gautiera2e2a302019-02-14 11:13:39 +0100337#define STM32MP_SDMMC1_BASE U(0x58005000)
338#define STM32MP_SDMMC2_BASE U(0x58007000)
339#define STM32MP_SDMMC3_BASE U(0x48004000)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200340
Yann Gautier4baf5822019-05-09 13:25:52 +0200341#define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/
342#define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/
343#define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/
344#define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/
345#define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200346
347/*******************************************************************************
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100348 * STM32MP1 BSEC / OTP
349 ******************************************************************************/
350#define STM32MP1_OTP_MAX_ID 0x5FU
351#define STM32MP1_UPPER_OTP_START 0x20U
352
353#define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U)
354
355/* OTP offsets */
356#define DATA0_OTP U(0)
Yann Gautierc7374052019-06-04 18:02:37 +0200357#define PART_NUMBER_OTP U(1)
Lionel Debieve402a46b2019-11-04 12:28:15 +0100358#define NAND_OTP U(9)
Yann Gautierc7374052019-06-04 18:02:37 +0200359#define PACKAGE_OTP U(16)
Yann Gautier3edc7c32019-05-20 19:17:08 +0200360#define HW2_OTP U(18)
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100361
362/* OTP mask */
363/* DATA0 */
364#define DATA0_OTP_SECURED BIT(6)
365
Yann Gautierc7374052019-06-04 18:02:37 +0200366/* PART NUMBER */
367#define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0)
368#define PART_NUMBER_OTP_PART_SHIFT 0
369
370/* PACKAGE */
371#define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27)
372#define PACKAGE_OTP_PKG_SHIFT 27
373
Yann Gautier091eab52019-06-04 18:06:34 +0200374/* IWDG OTP */
375#define HW2_OTP_IWDG_HW_POS U(3)
376#define HW2_OTP_IWDG_FZ_STOP_POS U(5)
377#define HW2_OTP_IWDG_FZ_STANDBY_POS U(7)
378
Yann Gautier3edc7c32019-05-20 19:17:08 +0200379/* HW2 OTP */
380#define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13)
381
Lionel Debieve402a46b2019-11-04 12:28:15 +0100382/* NAND OTP */
383/* NAND parameter storage flag */
384#define NAND_PARAM_STORED_IN_OTP BIT(31)
385
386/* NAND page size in bytes */
387#define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29)
388#define NAND_PAGE_SIZE_SHIFT 29
389#define NAND_PAGE_SIZE_2K U(0)
390#define NAND_PAGE_SIZE_4K U(1)
391#define NAND_PAGE_SIZE_8K U(2)
392
393/* NAND block size in pages */
394#define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27)
395#define NAND_BLOCK_SIZE_SHIFT 27
396#define NAND_BLOCK_SIZE_64_PAGES U(0)
397#define NAND_BLOCK_SIZE_128_PAGES U(1)
398#define NAND_BLOCK_SIZE_256_PAGES U(2)
399
400/* NAND number of block (in unit of 256 blocs) */
401#define NAND_BLOCK_NB_MASK GENMASK_32(26, 19)
402#define NAND_BLOCK_NB_SHIFT 19
403#define NAND_BLOCK_NB_UNIT U(256)
404
405/* NAND bus width in bits */
406#define NAND_WIDTH_MASK BIT(18)
407#define NAND_WIDTH_SHIFT 18
408
409/* NAND number of ECC bits per 512 bytes */
410#define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15)
411#define NAND_ECC_BIT_NB_SHIFT 15
412#define NAND_ECC_BIT_NB_UNSET U(0)
413#define NAND_ECC_BIT_NB_1_BITS U(1)
414#define NAND_ECC_BIT_NB_4_BITS U(2)
415#define NAND_ECC_BIT_NB_8_BITS U(3)
416#define NAND_ECC_ON_DIE U(4)
417
Lionel Debieve186b0462019-09-24 18:30:12 +0200418/* NAND number of planes */
419#define NAND_PLANE_BIT_NB_MASK BIT(14)
420
Yann Gautier36a1e4b2019-01-17 14:52:47 +0100421/*******************************************************************************
Yann Gautier41934662018-07-20 11:36:05 +0200422 * STM32MP1 TAMP
423 ******************************************************************************/
424#define TAMP_BASE U(0x5C00A000)
425#define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100))
426
Julius Werner53456fc2019-07-09 13:49:11 -0700427#if !(defined(__LINKER__) || defined(__ASSEMBLER__))
Yann Gautier41934662018-07-20 11:36:05 +0200428static inline uint32_t tamp_bkpr(uint32_t idx)
429{
430 return TAMP_BKP_REGISTER_BASE + (idx << 2);
431}
432#endif
433
434/*******************************************************************************
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200435 * STM32MP1 DDRCTRL
436 ******************************************************************************/
437#define DDRCTRL_BASE U(0x5A003000)
438
439/*******************************************************************************
440 * STM32MP1 DDRPHYC
441 ******************************************************************************/
442#define DDRPHYC_BASE U(0x5A004000)
443
444/*******************************************************************************
Yann Gautier091eab52019-06-04 18:06:34 +0200445 * STM32MP1 IWDG
446 ******************************************************************************/
447#define IWDG_MAX_INSTANCE U(2)
448#define IWDG1_INST U(0)
449#define IWDG2_INST U(1)
450
451#define IWDG1_BASE U(0x5C003000)
452#define IWDG2_BASE U(0x5A002000)
453
454/*******************************************************************************
Etienne Carriere0cfbff92020-05-13 10:16:21 +0200455 * Miscellaneous STM32MP1 peripherals base address
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200456 ******************************************************************************/
Yann Gautiera18f61b2020-05-05 17:58:40 +0200457#define BSEC_BASE U(0x5C005000)
Etienne Carriere0cfbff92020-05-13 10:16:21 +0200458#define CRYP1_BASE U(0x54001000)
Yann Gautier091eab52019-06-04 18:06:34 +0200459#define DBGMCU_BASE U(0x50081000)
Etienne Carriere0cfbff92020-05-13 10:16:21 +0200460#define HASH1_BASE U(0x54002000)
461#define I2C4_BASE U(0x5C002000)
462#define I2C6_BASE U(0x5c009000)
463#define RNG1_BASE U(0x54003000)
464#define RTC_BASE U(0x5c004000)
465#define SPI6_BASE U(0x5c001000)
Yann Gautiera18f61b2020-05-05 17:58:40 +0200466#define STGEN_BASE U(0x5c008000)
467#define SYSCFG_BASE U(0x50020000)
Yann Gautier091eab52019-06-04 18:06:34 +0200468
469/*******************************************************************************
Yann Gautier4d429472019-02-14 11:15:20 +0100470 * Device Tree defines
471 ******************************************************************************/
Yann Gautier35dc0772019-05-13 18:34:48 +0200472#define DT_BSEC_COMPAT "st,stm32mp15-bsec"
Yann Gautier091eab52019-06-04 18:06:34 +0200473#define DT_IWDG_COMPAT "st,stm32mp1-iwdg"
Yann Gautier4ede20a2020-09-18 15:04:14 +0200474#define DT_PWR_COMPAT "st,stm32mp1,pwr-reg"
Yann Gautier4d429472019-02-14 11:15:20 +0100475#define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc"
476
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200477#endif /* STM32MP1_DEF_H */