blob: 59f0284f478ff6673ee87b053b6f5a90aefa364e [file] [log] [blame]
developer8670d252021-03-19 22:13:11 +08001/*
2 * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU 0x0
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE IO_PHYS
18#define MTK_DEV_RNG0_SIZE 0x400000
19#define MTK_DEV_RNG1_BASE (IO_PHYS + 0x1000000)
20#define MTK_DEV_RNG1_SIZE 0xa110000
21#define MTK_DEV_RNG2_BASE MT_GIC_BASE
22#define MTK_DEV_RNG2_SIZE 0x600000
23
24
25/*******************************************************************************
26 * UART related constants
27 ******************************************************************************/
28#define UART0_BASE (IO_PHYS + 0x01001100)
29#define UART1_BASE (IO_PHYS + 0x01001200)
30
31#define UART_BAUDRATE 115200
32
33/*******************************************************************************
34 * System counter frequency related constants
35 ******************************************************************************/
36#define SYS_COUNTER_FREQ_IN_TICKS 13000000
37#define SYS_COUNTER_FREQ_IN_MHZ 13
38
39/*******************************************************************************
christine.zhua22c10b2021-03-24 21:44:52 +080040 * GIC-600 & interrupt handling related constants
41 ******************************************************************************/
42/* Base MTK_platform compatible GIC memory map */
43#define BASE_GICD_BASE MT_GIC_BASE
44#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
45
46/*******************************************************************************
developer8670d252021-03-19 22:13:11 +080047 * Platform binary types for linking
48 ******************************************************************************/
49#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
50#define PLATFORM_LINKER_ARCH aarch64
51
52/*******************************************************************************
53 * Generic platform constants
54 ******************************************************************************/
55#define PLATFORM_STACK_SIZE 0x800
56
57#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
58
59#define PLAT_MAX_PWR_LVL U(3)
60#define PLAT_MAX_RET_STATE U(1)
61#define PLAT_MAX_OFF_STATE U(9)
62
63#define PLATFORM_SYSTEM_COUNT U(1)
64#define PLATFORM_MCUSYS_COUNT U(1)
65#define PLATFORM_CLUSTER_COUNT U(1)
66#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
67#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
68
69#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
70#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
71
72#define SOC_CHIP_ID U(0x8195)
73
74/*******************************************************************************
75 * Platform memory map related constants
76 ******************************************************************************/
77#define TZRAM_BASE 0x54600000
78#define TZRAM_SIZE 0x00030000
79
80/*******************************************************************************
81 * BL31 specific defines.
82 ******************************************************************************/
83/*
84 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
85 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
86 * little space for growth.
87 */
88#define BL31_BASE (TZRAM_BASE + 0x1000)
89#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
90
91/*******************************************************************************
92 * Platform specific page table and MMU setup constants
93 ******************************************************************************/
94#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
95#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
96#define MAX_XLAT_TABLES 16
97#define MAX_MMAP_REGIONS 16
98
99/*******************************************************************************
100 * Declarations and constants to access the mailboxes safely. Each mailbox is
101 * aligned on the biggest cache line size in the platform. This is known only
102 * to the platform as it might have a combination of integrated and external
103 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
104 * line at any cache level. They could belong to different cpus/clusters &
105 * get written while being protected by different locks causing corruption of
106 * a valid mailbox address.
107 ******************************************************************************/
108#define CACHE_WRITEBACK_SHIFT 6
109#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
110#endif /* PLATFORM_DEF_H */