blob: 73f609af34c8d4fc7451578d02fe4822f6b16ba9 [file] [log] [blame]
developer8670d252021-03-19 22:13:11 +08001/*
2 * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU 0x0
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE IO_PHYS
18#define MTK_DEV_RNG0_SIZE 0x400000
19#define MTK_DEV_RNG1_BASE (IO_PHYS + 0x1000000)
20#define MTK_DEV_RNG1_SIZE 0xa110000
21#define MTK_DEV_RNG2_BASE MT_GIC_BASE
22#define MTK_DEV_RNG2_SIZE 0x600000
23
24
25/*******************************************************************************
26 * UART related constants
27 ******************************************************************************/
28#define UART0_BASE (IO_PHYS + 0x01001100)
29#define UART1_BASE (IO_PHYS + 0x01001200)
30
31#define UART_BAUDRATE 115200
32
33/*******************************************************************************
34 * System counter frequency related constants
35 ******************************************************************************/
36#define SYS_COUNTER_FREQ_IN_TICKS 13000000
37#define SYS_COUNTER_FREQ_IN_MHZ 13
38
39/*******************************************************************************
40 * Platform binary types for linking
41 ******************************************************************************/
42#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
43#define PLATFORM_LINKER_ARCH aarch64
44
45/*******************************************************************************
46 * Generic platform constants
47 ******************************************************************************/
48#define PLATFORM_STACK_SIZE 0x800
49
50#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
51
52#define PLAT_MAX_PWR_LVL U(3)
53#define PLAT_MAX_RET_STATE U(1)
54#define PLAT_MAX_OFF_STATE U(9)
55
56#define PLATFORM_SYSTEM_COUNT U(1)
57#define PLATFORM_MCUSYS_COUNT U(1)
58#define PLATFORM_CLUSTER_COUNT U(1)
59#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
60#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
61
62#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
63#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
64
65#define SOC_CHIP_ID U(0x8195)
66
67/*******************************************************************************
68 * Platform memory map related constants
69 ******************************************************************************/
70#define TZRAM_BASE 0x54600000
71#define TZRAM_SIZE 0x00030000
72
73/*******************************************************************************
74 * BL31 specific defines.
75 ******************************************************************************/
76/*
77 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
78 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
79 * little space for growth.
80 */
81#define BL31_BASE (TZRAM_BASE + 0x1000)
82#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
83
84/*******************************************************************************
85 * Platform specific page table and MMU setup constants
86 ******************************************************************************/
87#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
88#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
89#define MAX_XLAT_TABLES 16
90#define MAX_MMAP_REGIONS 16
91
92/*******************************************************************************
93 * Declarations and constants to access the mailboxes safely. Each mailbox is
94 * aligned on the biggest cache line size in the platform. This is known only
95 * to the platform as it might have a combination of integrated and external
96 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
97 * line at any cache level. They could belong to different cpus/clusters &
98 * get written while being protected by different locks causing corruption of
99 * a valid mailbox address.
100 ******************************************************************************/
101#define CACHE_WRITEBACK_SHIFT 6
102#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
103#endif /* PLATFORM_DEF_H */