blob: e998a165ca80e598685adf66f41887738602c797 [file] [log] [blame]
Bai Ping06e325e2018-10-28 00:12:34 +08001/*
Ji Luoe329b3d2020-02-20 23:47:21 +08002 * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
Bai Ping06e325e2018-10-28 00:12:34 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Bai Ping06e325e2018-10-28 00:12:34 +08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <stdbool.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Bai Ping06e325e2018-10-28 00:12:34 +080015#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <drivers/arm/tzc380.h>
17#include <drivers/console.h>
Jacky Baif7dc4012019-03-06 16:58:18 +080018#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/mmio.h>
Ji Luoe329b3d2020-02-20 23:47:21 +080021#include <lib/xlat_tables/xlat_tables_v2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <plat/common/platform.h>
23
Bai Ping06e325e2018-10-28 00:12:34 +080024#include <gpc.h>
Jacky Bai91c6d322019-05-21 20:24:52 +080025#include <imx_aipstz.h>
Bai Ping06e325e2018-10-28 00:12:34 +080026#include <imx_uart.h>
Jacky Bai3bf04a52019-06-12 17:41:47 +080027#include <imx8m_caam.h>
Bai Ping06e325e2018-10-28 00:12:34 +080028#include <plat_imx8.h>
Bai Ping06e325e2018-10-28 00:12:34 +080029
Ji Luo4ecaa132020-02-21 11:19:49 +080030#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
31
Bai Ping06e325e2018-10-28 00:12:34 +080032static const mmap_region_t imx_mmap[] = {
33 MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */
Leonard Crestez55119082019-05-10 13:07:41 +030034 MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM map */
Bai Ping06e325e2018-10-28 00:12:34 +080035 MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
36 MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */
37 {0},
38};
39
Jacky Bai91c6d322019-05-21 20:24:52 +080040static const struct aipstz_cfg aipstz[] = {
41 {AIPSTZ1_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
42 {AIPSTZ2_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
43 {AIPSTZ3_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
44 {AIPSTZ4_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45 {0},
46};
47
Bai Ping06e325e2018-10-28 00:12:34 +080048static entry_point_info_t bl32_image_ep_info;
49static entry_point_info_t bl33_image_ep_info;
50
Leonard Crestez55119082019-05-10 13:07:41 +030051static uint32_t imx_soc_revision;
52
53int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2,
54 u_register_t x3)
55{
56 return imx_soc_revision;
57}
58
59#define ANAMIX_DIGPROG 0x6c
60#define ROM_SOC_INFO_A0 0x800
61#define ROM_SOC_INFO_B0 0x83C
62#define OCOTP_SOC_INFO_B1 0x40
63
64static void imx8mq_soc_info_init(void)
65{
66 uint32_t rom_version;
67 uint32_t ocotp_val;
68
69 imx_soc_revision = mmio_read_32(IMX_ANAMIX_BASE + ANAMIX_DIGPROG);
70 rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_A0);
71 if (rom_version == 0x10)
72 return;
73
74 rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_B0);
75 if (rom_version == 0x20) {
76 imx_soc_revision &= ~0xff;
77 imx_soc_revision |= rom_version;
78 return;
79 }
80
81 /* 0xff0055aa is magic number for B1 */
82 ocotp_val = mmio_read_32(IMX_OCOTP_BASE + OCOTP_SOC_INFO_B1);
83 if (ocotp_val == 0xff0055aa) {
84 imx_soc_revision &= ~0xff;
85 imx_soc_revision |= 0x21;
86 return;
87 }
88}
89
Bai Ping06e325e2018-10-28 00:12:34 +080090/* get SPSR for BL33 entry */
91static uint32_t get_spsr_for_bl33_entry(void)
92{
93 unsigned long el_status;
94 unsigned long mode;
95 uint32_t spsr;
96
97 /* figure out what mode we enter the non-secure world */
98 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
99 el_status &= ID_AA64PFR0_ELX_MASK;
100
101 mode = (el_status) ? MODE_EL2 : MODE_EL1;
102
103 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
104 return spsr;
105}
106
107static void bl31_tz380_setup(void)
108{
109 unsigned int val;
110
111 val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10);
112 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
113 return;
114
115 tzc380_init(IMX_TZASC_BASE);
116 /*
117 * Need to substact offset 0x40000000 from CPU address when
118 * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW
119 */
120 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
121 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
122}
123
124void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
125 u_register_t arg2, u_register_t arg3)
126{
127 int i;
128 /* enable CSU NS access permission */
129 for (i = 0; i < 64; i++) {
130 mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff);
131 }
132
Jacky Bai91c6d322019-05-21 20:24:52 +0800133 imx_aipstz_init(aipstz);
134
Jacky Bai3bf04a52019-06-12 17:41:47 +0800135 imx8m_caam_init();
Chris Spencer0a020022019-02-21 08:35:26 +0000136
Bai Ping06e325e2018-10-28 00:12:34 +0800137#if DEBUG_CONSOLE
Andre Przywara7110d992020-01-25 00:58:35 +0000138 static console_t console;
Bai Ping06e325e2018-10-28 00:12:34 +0800139
Anson Huang1fc11bd2019-01-15 14:27:10 +0800140 console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
Bai Ping06e325e2018-10-28 00:12:34 +0800141 IMX_CONSOLE_BAUDRATE, &console);
142#endif
143 /*
144 * tell BL3-1 where the non-secure software image is located
145 * and the entry state information.
146 */
147 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
148 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
149 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
150
Ji Luo4ecaa132020-02-21 11:19:49 +0800151#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai2a763ba2019-07-18 13:34:09 +0800152 /* Populate entry point information for BL32 */
153 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
154 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
155 bl32_image_ep_info.pc = BL32_BASE;
156 bl32_image_ep_info.spsr = 0;
157
Silvano di Ninno397f9882020-03-25 09:29:46 +0100158 /* Pass TEE base and size to bl33 */
159 bl33_image_ep_info.args.arg1 = BL32_BASE;
160 bl33_image_ep_info.args.arg2 = BL32_SIZE;
161
Ji Luo4ecaa132020-02-21 11:19:49 +0800162#ifdef SPD_trusty
163 bl32_image_ep_info.args.arg0 = BL32_SIZE;
164 bl32_image_ep_info.args.arg1 = BL32_BASE;
Silvano di Ninno397f9882020-03-25 09:29:46 +0100165#else
166 /* Make sure memory is clean */
167 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
168 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
169 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Ji Luo4ecaa132020-02-21 11:19:49 +0800170#endif
Jacky Bai2a763ba2019-07-18 13:34:09 +0800171#endif
172
Bai Ping06e325e2018-10-28 00:12:34 +0800173 bl31_tz380_setup();
174}
175
176void bl31_plat_arch_setup(void)
177{
Jacky Bai9cbff302019-04-09 10:55:24 +0800178 mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
Bai Ping06e325e2018-10-28 00:12:34 +0800179 MT_MEMORY | MT_RW | MT_SECURE);
Jacky Bai9cbff302019-04-09 10:55:24 +0800180 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
181 MT_MEMORY | MT_RO | MT_SECURE);
Bai Ping06e325e2018-10-28 00:12:34 +0800182
Ji Luo4ecaa132020-02-21 11:19:49 +0800183 /* Map TEE memory */
184 mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW);
185
Bai Ping06e325e2018-10-28 00:12:34 +0800186 mmap_add(imx_mmap);
187
188#if USE_COHERENT_MEM
Jacky Bai9cbff302019-04-09 10:55:24 +0800189 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
190 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
Bai Ping06e325e2018-10-28 00:12:34 +0800191 MT_DEVICE | MT_RW | MT_SECURE);
192#endif
193 /* setup xlat table */
194 init_xlat_tables();
195 /* enable the MMU */
196 enable_mmu_el3(0);
197}
198
199void bl31_platform_setup(void)
200{
Jacky Baif7dc4012019-03-06 16:58:18 +0800201 generic_delay_timer_init();
202
Bai Ping06e325e2018-10-28 00:12:34 +0800203 /* init the GICv3 cpu and distributor interface */
204 plat_gic_driver_init();
205 plat_gic_init();
206
Leonard Crestez55119082019-05-10 13:07:41 +0300207 /* determine SOC revision for erratas */
208 imx8mq_soc_info_init();
209
Bai Ping06e325e2018-10-28 00:12:34 +0800210 /* gpc init */
211 imx_gpc_init();
212}
213
214entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
215{
216 if (type == NON_SECURE)
217 return &bl33_image_ep_info;
218 if (type == SECURE)
219 return &bl32_image_ep_info;
220
221 return NULL;
222}
223
224unsigned int plat_get_syscnt_freq2(void)
225{
226 return COUNTER_FREQUENCY;
227}
228
229void bl31_plat_runtime_setup(void)
230{
231 return;
232}
Ji Luo4ecaa132020-02-21 11:19:49 +0800233
234#ifdef SPD_trusty
235void plat_trusty_set_boot_args(aapcs64_params_t *args)
236{
237 args->arg0 = BL32_SIZE;
238 args->arg1 = BL32_BASE;
239 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
240}
241#endif