blob: ea60466f7ebbdf2a3be9c6e9f8e024115932afeb [file] [log] [blame]
Bai Ping06e325e2018-10-28 00:12:34 +08001/*
Anson Huang1fc11bd2019-01-15 14:27:10 +08002 * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
Bai Ping06e325e2018-10-28 00:12:34 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Bai Ping06e325e2018-10-28 00:12:34 +08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <stdbool.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Bai Ping06e325e2018-10-28 00:12:34 +080015#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <drivers/arm/tzc380.h>
17#include <drivers/console.h>
Jacky Baif7dc4012019-03-06 16:58:18 +080018#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/mmio.h>
21#include <lib/xlat_tables/xlat_tables.h>
22#include <plat/common/platform.h>
23
Bai Ping06e325e2018-10-28 00:12:34 +080024#include <gpc.h>
25#include <imx_uart.h>
Bai Ping06e325e2018-10-28 00:12:34 +080026#include <plat_imx8.h>
Bai Ping06e325e2018-10-28 00:12:34 +080027
Bai Ping06e325e2018-10-28 00:12:34 +080028static const mmap_region_t imx_mmap[] = {
29 MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */
Leonard Crestez55119082019-05-10 13:07:41 +030030 MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM map */
Bai Ping06e325e2018-10-28 00:12:34 +080031 MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
32 MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */
33 {0},
34};
35
36static entry_point_info_t bl32_image_ep_info;
37static entry_point_info_t bl33_image_ep_info;
38
Leonard Crestez55119082019-05-10 13:07:41 +030039static uint32_t imx_soc_revision;
40
41int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2,
42 u_register_t x3)
43{
44 return imx_soc_revision;
45}
46
47#define ANAMIX_DIGPROG 0x6c
48#define ROM_SOC_INFO_A0 0x800
49#define ROM_SOC_INFO_B0 0x83C
50#define OCOTP_SOC_INFO_B1 0x40
51
52static void imx8mq_soc_info_init(void)
53{
54 uint32_t rom_version;
55 uint32_t ocotp_val;
56
57 imx_soc_revision = mmio_read_32(IMX_ANAMIX_BASE + ANAMIX_DIGPROG);
58 rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_A0);
59 if (rom_version == 0x10)
60 return;
61
62 rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_B0);
63 if (rom_version == 0x20) {
64 imx_soc_revision &= ~0xff;
65 imx_soc_revision |= rom_version;
66 return;
67 }
68
69 /* 0xff0055aa is magic number for B1 */
70 ocotp_val = mmio_read_32(IMX_OCOTP_BASE + OCOTP_SOC_INFO_B1);
71 if (ocotp_val == 0xff0055aa) {
72 imx_soc_revision &= ~0xff;
73 imx_soc_revision |= 0x21;
74 return;
75 }
76}
77
Bai Ping06e325e2018-10-28 00:12:34 +080078/* get SPSR for BL33 entry */
79static uint32_t get_spsr_for_bl33_entry(void)
80{
81 unsigned long el_status;
82 unsigned long mode;
83 uint32_t spsr;
84
85 /* figure out what mode we enter the non-secure world */
86 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
87 el_status &= ID_AA64PFR0_ELX_MASK;
88
89 mode = (el_status) ? MODE_EL2 : MODE_EL1;
90
91 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
92 return spsr;
93}
94
95static void bl31_tz380_setup(void)
96{
97 unsigned int val;
98
99 val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10);
100 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
101 return;
102
103 tzc380_init(IMX_TZASC_BASE);
104 /*
105 * Need to substact offset 0x40000000 from CPU address when
106 * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW
107 */
108 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
109 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
110}
111
112void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
113 u_register_t arg2, u_register_t arg3)
114{
115 int i;
116 /* enable CSU NS access permission */
117 for (i = 0; i < 64; i++) {
118 mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff);
119 }
120
Chris Spencer0a020022019-02-21 08:35:26 +0000121 /* config CAAM JRaMID set MID to Cortex A */
122 mmio_write_32(CAAM_JR0MID, CAAM_NS_MID);
123 mmio_write_32(CAAM_JR1MID, CAAM_NS_MID);
124 mmio_write_32(CAAM_JR2MID, CAAM_NS_MID);
125
Bai Ping06e325e2018-10-28 00:12:34 +0800126#if DEBUG_CONSOLE
127 static console_uart_t console;
128
Anson Huang1fc11bd2019-01-15 14:27:10 +0800129 console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
Bai Ping06e325e2018-10-28 00:12:34 +0800130 IMX_CONSOLE_BAUDRATE, &console);
131#endif
132 /*
133 * tell BL3-1 where the non-secure software image is located
134 * and the entry state information.
135 */
136 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
137 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
138 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
139
140 bl31_tz380_setup();
141}
142
143void bl31_plat_arch_setup(void)
144{
Jacky Bai9cbff302019-04-09 10:55:24 +0800145 mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
Bai Ping06e325e2018-10-28 00:12:34 +0800146 MT_MEMORY | MT_RW | MT_SECURE);
Jacky Bai9cbff302019-04-09 10:55:24 +0800147 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
148 MT_MEMORY | MT_RO | MT_SECURE);
Bai Ping06e325e2018-10-28 00:12:34 +0800149
150 mmap_add(imx_mmap);
151
152#if USE_COHERENT_MEM
Jacky Bai9cbff302019-04-09 10:55:24 +0800153 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
154 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
Bai Ping06e325e2018-10-28 00:12:34 +0800155 MT_DEVICE | MT_RW | MT_SECURE);
156#endif
157 /* setup xlat table */
158 init_xlat_tables();
159 /* enable the MMU */
160 enable_mmu_el3(0);
161}
162
163void bl31_platform_setup(void)
164{
Jacky Baif7dc4012019-03-06 16:58:18 +0800165 generic_delay_timer_init();
166
Bai Ping06e325e2018-10-28 00:12:34 +0800167 /* init the GICv3 cpu and distributor interface */
168 plat_gic_driver_init();
169 plat_gic_init();
170
Leonard Crestez55119082019-05-10 13:07:41 +0300171 /* determine SOC revision for erratas */
172 imx8mq_soc_info_init();
173
Bai Ping06e325e2018-10-28 00:12:34 +0800174 /* gpc init */
175 imx_gpc_init();
176}
177
178entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
179{
180 if (type == NON_SECURE)
181 return &bl33_image_ep_info;
182 if (type == SECURE)
183 return &bl32_image_ep_info;
184
185 return NULL;
186}
187
188unsigned int plat_get_syscnt_freq2(void)
189{
190 return COUNTER_FREQUENCY;
191}
192
193void bl31_plat_runtime_setup(void)
194{
195 return;
196}