blob: 44de8eb3b422d0fe68baf311c3494a7b5d7cf49b [file] [log] [blame]
developer8670d252021-03-19 22:13:11 +08001/*
2 * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU 0x0
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE IO_PHYS
developerc0cf2742021-06-18 11:33:16 +080018#define MTK_DEV_RNG0_SIZE 0x10000000
developer8670d252021-03-19 22:13:11 +080019#define MTK_DEV_RNG2_BASE MT_GIC_BASE
20#define MTK_DEV_RNG2_SIZE 0x600000
developer037c99f2020-06-15 16:41:03 +080021#define MTK_MCDI_SRAM_BASE 0x11B000
22#define MTK_MCDI_SRAM_MAP_SIZE 0x1000
developer8670d252021-03-19 22:13:11 +080023
Edward-JW Yang9c783682021-06-28 11:08:10 +080024#define TOPCKGEN_BASE (IO_PHYS + 0x00000000)
25#define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
developer2a56b2c2020-06-16 13:28:28 +080026#define SPM_BASE (IO_PHYS + 0x00006000)
Edward-JW Yang9c783682021-06-28 11:08:10 +080027#define APMIXEDSYS (IO_PHYS + 0x0000C000)
28#define SSPM_MBOX_BASE (IO_PHYS + 0x00480000)
29#define PERICFG_AO_BASE (IO_PHYS + 0x01003000)
30#define VPPSYS0_BASE (IO_PHYS + 0x04000000)
31#define VPPSYS1_BASE (IO_PHYS + 0x04f00000)
32#define VDOSYS0_BASE (IO_PHYS + 0x0C01A000)
33#define VDOSYS1_BASE (IO_PHYS + 0x0C100000)
developer0d3844d2021-07-09 16:55:51 +080034#define DVFSRC_BASE (IO_PHYS + 0x00012000)
developer8670d252021-03-19 22:13:11 +080035
36/*******************************************************************************
Rex-BC Chenb48c6c42021-04-12 11:10:31 +080037 * DP/eDP related constants
38 ******************************************************************************/
39#define eDP_SEC_BASE (IO_PHYS + 0x0C504000)
40#define DP_SEC_BASE (IO_PHYS + 0x0C604000)
41#define eDP_SEC_SIZE 0x1000
42#define DP_SEC_SIZE 0x1000
43
44/*******************************************************************************
developer912c7d22021-03-31 14:53:43 +080045 * GPIO related constants
46 ******************************************************************************/
47#define GPIO_BASE (IO_PHYS + 0x00005000)
48#define IOCFG_BM_BASE (IO_PHYS + 0x01D10000)
49#define IOCFG_BL_BASE (IO_PHYS + 0x01D30000)
50#define IOCFG_BR_BASE (IO_PHYS + 0x01D40000)
51#define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
52#define IOCFG_RB_BASE (IO_PHYS + 0x01EB0000)
53#define IOCFG_TL_BASE (IO_PHYS + 0x01F40000)
54
55/*******************************************************************************
developer8670d252021-03-19 22:13:11 +080056 * UART related constants
57 ******************************************************************************/
58#define UART0_BASE (IO_PHYS + 0x01001100)
59#define UART1_BASE (IO_PHYS + 0x01001200)
60
61#define UART_BAUDRATE 115200
62
63/*******************************************************************************
developerddb7f402021-04-08 16:37:15 +080064 * PMIC related constants
65 ******************************************************************************/
66#define PMIC_WRAP_BASE (IO_PHYS + 0x00024000)
67
68/*******************************************************************************
developere2be2dd2021-08-19 15:34:43 +080069 * EMI MPU related constants
70 ******************************************************************************/
71#define EMI_MPU_BASE (IO_PHYS + 0x00226000)
72#define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000)
73
74/*******************************************************************************
developer8670d252021-03-19 22:13:11 +080075 * System counter frequency related constants
76 ******************************************************************************/
77#define SYS_COUNTER_FREQ_IN_TICKS 13000000
78#define SYS_COUNTER_FREQ_IN_MHZ 13
79
80/*******************************************************************************
christine.zhua22c10b2021-03-24 21:44:52 +080081 * GIC-600 & interrupt handling related constants
82 ******************************************************************************/
83/* Base MTK_platform compatible GIC memory map */
84#define BASE_GICD_BASE MT_GIC_BASE
85#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
86
developer8273a602021-03-25 11:26:46 +080087#define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
88#define CIRQ_REG_NUM 23
89#define CIRQ_IRQ_NUM 730
90#define CIRQ_SPI_START 96
91#define MD_WDT_IRQ_BIT_ID 141
christine.zhua22c10b2021-03-24 21:44:52 +080092/*******************************************************************************
developer8670d252021-03-19 22:13:11 +080093 * Platform binary types for linking
94 ******************************************************************************/
95#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
96#define PLATFORM_LINKER_ARCH aarch64
97
98/*******************************************************************************
99 * Generic platform constants
100 ******************************************************************************/
101#define PLATFORM_STACK_SIZE 0x800
102
103#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
104
105#define PLAT_MAX_PWR_LVL U(3)
106#define PLAT_MAX_RET_STATE U(1)
107#define PLAT_MAX_OFF_STATE U(9)
108
109#define PLATFORM_SYSTEM_COUNT U(1)
110#define PLATFORM_MCUSYS_COUNT U(1)
111#define PLATFORM_CLUSTER_COUNT U(1)
112#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
113#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
114
115#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
116#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
117
118#define SOC_CHIP_ID U(0x8195)
119
120/*******************************************************************************
121 * Platform memory map related constants
122 ******************************************************************************/
123#define TZRAM_BASE 0x54600000
124#define TZRAM_SIZE 0x00030000
125
126/*******************************************************************************
127 * BL31 specific defines.
128 ******************************************************************************/
129/*
130 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
131 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
132 * little space for growth.
133 */
134#define BL31_BASE (TZRAM_BASE + 0x1000)
135#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
136
137/*******************************************************************************
138 * Platform specific page table and MMU setup constants
139 ******************************************************************************/
140#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
141#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
142#define MAX_XLAT_TABLES 16
143#define MAX_MMAP_REGIONS 16
144
145/*******************************************************************************
146 * Declarations and constants to access the mailboxes safely. Each mailbox is
147 * aligned on the biggest cache line size in the platform. This is known only
148 * to the platform as it might have a combination of integrated and external
149 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
150 * line at any cache level. They could belong to different cpus/clusters &
151 * get written while being protected by different locks causing corruption of
152 * a valid mailbox address.
153 ******************************************************************************/
154#define CACHE_WRITEBACK_SHIFT 6
155#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
156#endif /* PLATFORM_DEF_H */