blob: 9ac10e240e6a3def0363599607ceeb5ad8cfd953 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Zelalem Aweke4d37db82021-07-11 18:33:20 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Vikram Kanigiri614f3952014-05-28 13:41:51 +01008#include <string.h>
Achin Gupta7aea9082014-02-01 07:51:28 +00009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <arch.h>
Alexei Fedorovf41355c2019-09-13 14:11:59 +010011#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <arch_helpers.h>
13#include <bl31/bl31.h>
14#include <bl31/ehf.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
17#include <common/runtime_svc.h>
18#include <drivers/console.h>
19#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/pmf/pmf.h>
21#include <lib/runtime_instr.h>
22#include <plat/common/platform.h>
23#include <services/std_svc.h>
24
dp-arm3cac7862016-09-19 11:18:44 +010025#if ENABLE_RUNTIME_INSTRUMENTATION
26PMF_REGISTER_SERVICE_SMC(rt_instr_svc, PMF_RT_INSTR_SVC_ID,
27 RT_INSTR_TOTAL_IDS, PMF_STORE_ENABLE)
28#endif
29
Jeenu Viswambharan7f366602014-02-20 17:11:00 +000030/*******************************************************************************
31 * This function pointer is used to initialise the BL32 image. It's initialized
32 * by SPD calling bl31_register_bl32_init after setting up all things necessary
33 * for SP execution. In cases where both SPD and SP are absent, or when SPD
34 * finds it impossible to execute SP, this pointer is left as NULL
35 ******************************************************************************/
Vikram Kanigirid8c9d262014-05-16 18:48:12 +010036static int32_t (*bl32_init)(void);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +000037
Zelalem Aweke4d37db82021-07-11 18:33:20 -050038/*****************************************************************************
39 * Function used to initialise RMM if RME is enabled
40 *****************************************************************************/
41#if ENABLE_RME
42static int32_t (*rmm_init)(void);
43#endif
44
Achin Gupta7aea9082014-02-01 07:51:28 +000045/*******************************************************************************
Achin Gupta35ca3512014-02-19 17:58:33 +000046 * Variable to indicate whether next image to execute after BL31 is BL33
47 * (non-secure & default) or BL32 (secure).
48 ******************************************************************************/
Vikram Kanigiri4e813412014-07-15 16:49:22 +010049static uint32_t next_image_type = NON_SECURE;
Achin Gupta35ca3512014-02-19 17:58:33 +000050
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +010051#ifdef SUPPORT_UNKNOWN_MPID
52/*
53 * Flag to know whether an unsupported MPID has been detected. To avoid having it
54 * landing on the .bss section, it is initialized to a non-zero value, this way
55 * we avoid potential WAW hazards during system bring up.
56 * */
57volatile uint32_t unsupported_mpid_flag = 1;
58#endif
59
Soby Mathew8da89662016-09-19 17:21:15 +010060/*
61 * Implement the ARM Standard Service function to get arguments for a
62 * particular service.
63 */
64uintptr_t get_arm_std_svc_args(unsigned int svc_mask)
65{
66 /* Setup the arguments for PSCI Library */
67 DEFINE_STATIC_PSCI_LIB_ARGS_V1(psci_args, bl31_warm_entrypoint);
68
69 /* PSCI is the only ARM Standard Service implemented */
70 assert(svc_mask == PSCI_FID_MASK);
71
72 return (uintptr_t)&psci_args;
73}
74
Achin Gupta35ca3512014-02-19 17:58:33 +000075/*******************************************************************************
Achin Gupta7aea9082014-02-01 07:51:28 +000076 * Simple function to initialise all BL31 helper libraries.
77 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +010078void __init bl31_lib_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000079{
80 cm_init();
81}
Achin Gupta4f6ad662013-10-25 09:08:21 +010082
Achin Gupta4f6ad662013-10-25 09:08:21 +010083/*******************************************************************************
Antonio Nino Diaz47a90642019-01-31 11:01:26 +000084 * Setup function for BL31.
85 ******************************************************************************/
86void bl31_setup(u_register_t arg0, u_register_t arg1, u_register_t arg2,
87 u_register_t arg3)
88{
89 /* Perform early platform-specific setup */
90 bl31_early_platform_setup2(arg0, arg1, arg2, arg3);
91
Antonio Nino Diaz47a90642019-01-31 11:01:26 +000092 /* Perform late platform-specific setup */
93 bl31_plat_arch_setup();
Alexei Fedorovf41355c2019-09-13 14:11:59 +010094
johpow01f91e59f2021-08-04 19:38:18 -050095#if ENABLE_FEAT_HCX
96 /*
97 * Assert that FEAT_HCX is supported on this system, without this check
98 * an exception would occur during context save/restore if enabled but
99 * not supported.
100 */
101 assert(is_feat_hcx_present());
102#endif /* ENABLE_FEAT_HCX */
103
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100104#if CTX_INCLUDE_PAUTH_REGS
105 /*
106 * Assert that the ARMv8.3-PAuth registers are present or an access
107 * fault will be triggered when they are being saved or restored.
108 */
109 assert(is_armv8_3_pauth_present());
110#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000111}
112
113/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114 * BL31 is responsible for setting up the runtime services for the primary cpu
Achin Gupta35ca3512014-02-19 17:58:33 +0000115 * before passing control to the bootloader or an Operating System. This
116 * function calls runtime_svc_init() which initializes all registered runtime
117 * services. The run time services would setup enough context for the core to
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000118 * switch to the next exception level. When this function returns, the core will
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000119 * switch to the programmed exception level via an ERET.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120 ******************************************************************************/
121void bl31_main(void)
122{
Juan Castillo7d199412015-12-14 09:35:25 +0000123 NOTICE("BL31: %s\n", version_string);
124 NOTICE("BL31: %s\n", build_message);
Dan Handley91b624e2014-07-29 17:14:00 +0100125
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +0100126#ifdef SUPPORT_UNKNOWN_MPID
127 if (unsupported_mpid_flag == 0) {
128 NOTICE("Unsupported MPID detected!\n");
129 }
130#endif
131
Soby Mathew1ff495b2015-12-09 11:28:43 +0000132 /* Perform platform setup in BL31 */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133 bl31_platform_setup();
134
Achin Gupta7aea9082014-02-01 07:51:28 +0000135 /* Initialise helper libraries */
136 bl31_lib_init();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100137
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100138#if EL3_EXCEPTION_HANDLING
139 INFO("BL31: Initialising Exception Handling Framework\n");
140 ehf_init();
141#endif
142
Soby Mathew8da89662016-09-19 17:21:15 +0100143 /* Initialize the runtime services e.g. psci. */
Juan Castillo7d199412015-12-14 09:35:25 +0000144 INFO("BL31: Initializing runtime services\n");
Achin Gupta7421b462014-02-01 18:53:26 +0000145 runtime_svc_init();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146
Achin Gupta35ca3512014-02-19 17:58:33 +0000147 /*
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000148 * All the cold boot actions on the primary cpu are done. We now need to
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500149 * decide which is the next image and how to execute it.
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000150 * If the SPD runtime service is present, it would want to pass control
151 * to BL32 first in S-EL1. In that case, SPD would have registered a
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000152 * function to initialize bl32 where it takes responsibility of entering
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500153 * S-EL1 and returning control back to bl31_main. Similarly, if RME is
154 * enabled and a function is registered to initialize RMM, control is
155 * transferred to RMM in R-EL2. After RMM initialization, control is
156 * returned back to bl31_main. Once this is done we can prepare entry
157 * into BL33 as normal.
Achin Gupta35ca3512014-02-19 17:58:33 +0000158 */
159
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000160 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000161 * If SPD had registered an init hook, invoke it.
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000162 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100163 if (bl32_init != NULL) {
Juan Castillo7d199412015-12-14 09:35:25 +0000164 INFO("BL31: Initializing BL32\n");
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100165
166 int32_t rc = (*bl32_init)();
167
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500168 if (rc == 0) {
Antonio Nino Diazf417a462018-09-18 13:10:47 +0100169 WARN("BL31: BL32 initialization failed\n");
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500170 }
171 }
172
173 /*
174 * If RME is enabled and init hook is registered, initialize RMM
175 * in R-EL2.
176 */
177#if ENABLE_RME
178 if (rmm_init != NULL) {
179 INFO("BL31: Initializing RMM\n");
180
181 int32_t rc = (*rmm_init)();
182
183 if (rc == 0) {
184 WARN("BL31: RMM initialization failed\n");
185 }
Dan Handley91b624e2014-07-29 17:14:00 +0100186 }
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500187#endif
188
Achin Gupta35ca3512014-02-19 17:58:33 +0000189 /*
190 * We are ready to enter the next EL. Prepare entry into the image
191 * corresponding to the desired security state after the next ERET.
192 */
193 bl31_prepare_next_image_entry();
Soby Mathew1ff495b2015-12-09 11:28:43 +0000194
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000195 console_flush();
196
Soby Mathew1ff495b2015-12-09 11:28:43 +0000197 /*
198 * Perform any platform specific runtime setup prior to cold boot exit
199 * from BL31
200 */
201 bl31_plat_runtime_setup();
Achin Gupta35ca3512014-02-19 17:58:33 +0000202}
203
204/*******************************************************************************
205 * Accessor functions to help runtime services decide which image should be
206 * executed after BL31. This is BL33 or the non-secure bootloader image by
207 * default but the Secure payload dispatcher could override this by requesting
208 * an entry into BL32 (Secure payload) first. If it does so then it should use
209 * the same API to program an entry into BL33 once BL32 initialisation is
210 * complete.
211 ******************************************************************************/
212void bl31_set_next_image_type(uint32_t security_state)
213{
Juan Castillof558cac2014-06-05 09:45:36 +0100214 assert(sec_state_is_valid(security_state));
Achin Gupta35ca3512014-02-19 17:58:33 +0000215 next_image_type = security_state;
216}
217
218uint32_t bl31_get_next_image_type(void)
219{
220 return next_image_type;
221}
222
223/*******************************************************************************
224 * This function programs EL3 registers and performs other setup to enable entry
225 * into the next image after BL31 at the next ERET.
226 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +0100227void __init bl31_prepare_next_image_entry(void)
Achin Gupta35ca3512014-02-19 17:58:33 +0000228{
Vikram Kanigirida567432014-04-15 18:08:08 +0100229 entry_point_info_t *next_image_info;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100230 uint32_t image_type;
Achin Gupta35ca3512014-02-19 17:58:33 +0000231
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100232#if CTX_INCLUDE_AARCH32_REGS
233 /*
234 * Ensure that the build flag to save AArch32 system registers in CPU
235 * context is not set for AArch64-only platforms.
236 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000237 if (el_implemented(1) == EL_IMPL_A64ONLY) {
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100238 ERROR("EL1 supports AArch64-only. Please set build flag "
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000239 "CTX_INCLUDE_AARCH32_REGS = 0\n");
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100240 panic();
241 }
242#endif
243
Achin Gupta35ca3512014-02-19 17:58:33 +0000244 /* Determine which image to execute next */
245 image_type = bl31_get_next_image_type();
246
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000247 /* Program EL3 registers to enable entry into the next EL */
Dan Handley701fea72014-05-27 16:17:21 +0100248 next_image_info = bl31_plat_get_next_image_ep_info(image_type);
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100249 assert(next_image_info != NULL);
Vikram Kanigiri614f3952014-05-28 13:41:51 +0100250 assert(image_type == GET_SECURITY_STATE(next_image_info->h.attr));
Achin Gupta35ca3512014-02-19 17:58:33 +0000251
Juan Castillo7d199412015-12-14 09:35:25 +0000252 INFO("BL31: Preparing for EL3 exit to %s world\n",
Dan Handley91b624e2014-07-29 17:14:00 +0100253 (image_type == SECURE) ? "secure" : "normal");
Sandrine Bailleuxb2e224c2015-09-28 17:03:06 +0100254 print_entry_point_info(next_image_info);
Soby Mathew3700a922015-07-13 11:21:11 +0100255 cm_init_my_context(next_image_info);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100256 cm_prepare_el3_exit(image_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257}
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000258
259/*******************************************************************************
260 * This function initializes the pointer to BL32 init function. This is expected
261 * to be called by the SPD after it finishes all its initialization
262 ******************************************************************************/
Vikram Kanigirid8c9d262014-05-16 18:48:12 +0100263void bl31_register_bl32_init(int32_t (*func)(void))
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000264{
265 bl32_init = func;
266}
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500267
268#if ENABLE_RME
269/*******************************************************************************
270 * This function initializes the pointer to RMM init function. This is expected
271 * to be called by the RMMD after it finishes all its initialization
272 ******************************************************************************/
273void bl31_register_rmm_init(int32_t (*func)(void))
274{
275 rmm_init = func;
276}
277#endif