Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | #ifndef __PLAT_ARM_H__ |
| 7 | #define __PLAT_ARM_H__ |
| 8 | |
Antonio Nino Diaz | f09d003 | 2017-04-11 14:04:56 +0100 | [diff] [blame] | 9 | #include <arm_xlat_tables.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 10 | #include <bakery_lock.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 11 | #include <cassert.h> |
| 12 | #include <cpu_data.h> |
| 13 | #include <stdint.h> |
Scott Branden | bf404c0 | 2017-04-10 11:45:52 -0700 | [diff] [blame] | 14 | #include <utils_def.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 15 | |
Sandrine Bailleux | f402a52 | 2016-09-15 10:09:53 +0100 | [diff] [blame] | 16 | /******************************************************************************* |
| 17 | * Forward declarations |
| 18 | ******************************************************************************/ |
| 19 | struct bl31_params; |
| 20 | struct meminfo; |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 21 | struct image_info; |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 22 | struct bl_params; |
Sandrine Bailleux | f402a52 | 2016-09-15 10:09:53 +0100 | [diff] [blame] | 23 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 24 | #define ARM_CASSERT_MMAP \ |
| 25 | CASSERT((ARRAY_SIZE(plat_arm_mmap) + ARM_BL_REGIONS) \ |
| 26 | <= MAX_MMAP_REGIONS, \ |
| 27 | assert_max_mmap_regions); |
| 28 | |
| 29 | /* |
| 30 | * Utility functions common to ARM standard platforms |
| 31 | */ |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 32 | void arm_setup_page_tables(uintptr_t total_base, |
| 33 | size_t total_size, |
| 34 | uintptr_t code_start, |
| 35 | uintptr_t code_limit, |
| 36 | uintptr_t rodata_start, |
| 37 | uintptr_t rodata_limit |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 38 | #if USE_COHERENT_MEM |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 39 | , uintptr_t coh_start, |
| 40 | uintptr_t coh_limit |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 41 | #endif |
| 42 | ); |
| 43 | |
Soby Mathew | 074f693 | 2017-02-28 22:58:29 +0000 | [diff] [blame] | 44 | #if defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 45 | /* |
| 46 | * Use this macro to instantiate lock before it is used in below |
| 47 | * arm_lock_xxx() macros |
| 48 | */ |
Jeenu Viswambharan | 749d25b | 2017-08-23 14:12:59 +0100 | [diff] [blame] | 49 | #define ARM_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_lock) |
Soby Mathew | ea26bad | 2016-11-14 12:25:45 +0000 | [diff] [blame] | 50 | #define ARM_LOCK_GET_INSTANCE (&arm_lock) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 51 | /* |
| 52 | * These are wrapper macros to the Coherent Memory Bakery Lock API. |
| 53 | */ |
| 54 | #define arm_lock_init() bakery_lock_init(&arm_lock) |
| 55 | #define arm_lock_get() bakery_lock_get(&arm_lock) |
| 56 | #define arm_lock_release() bakery_lock_release(&arm_lock) |
| 57 | |
| 58 | #else |
| 59 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 60 | /* |
Yatharth Kochar | 2694cba | 2016-11-14 12:00:41 +0000 | [diff] [blame] | 61 | * Empty macros for all other BL stages other than BL31 and BL32 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 62 | */ |
Jeenu Viswambharan | 749d25b | 2017-08-23 14:12:59 +0100 | [diff] [blame] | 63 | #define ARM_INSTANTIATE_LOCK static int arm_lock __unused |
Soby Mathew | ea26bad | 2016-11-14 12:25:45 +0000 | [diff] [blame] | 64 | #define ARM_LOCK_GET_INSTANCE 0 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 65 | #define arm_lock_init() |
| 66 | #define arm_lock_get() |
| 67 | #define arm_lock_release() |
| 68 | |
Soby Mathew | 074f693 | 2017-02-28 22:58:29 +0000 | [diff] [blame] | 69 | #endif /* defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32)) */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 70 | |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 71 | #if ARM_RECOM_STATE_ID_ENC |
| 72 | /* |
| 73 | * Macros used to parse state information from State-ID if it is using the |
| 74 | * recommended encoding for State-ID. |
| 75 | */ |
| 76 | #define ARM_LOCAL_PSTATE_WIDTH 4 |
| 77 | #define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1) |
| 78 | |
| 79 | /* Macros to construct the composite power state */ |
| 80 | |
| 81 | /* Make composite power state parameter till power level 0 */ |
| 82 | #if PSCI_EXTENDED_STATE_ID |
| 83 | |
| 84 | #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ |
| 85 | (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT)) |
| 86 | #else |
| 87 | #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ |
| 88 | (((lvl0_state) << PSTATE_ID_SHIFT) | \ |
| 89 | ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \ |
| 90 | ((type) << PSTATE_TYPE_SHIFT)) |
| 91 | #endif /* __PSCI_EXTENDED_STATE_ID__ */ |
| 92 | |
| 93 | /* Make composite power state parameter till power level 1 */ |
| 94 | #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ |
| 95 | (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \ |
| 96 | arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type)) |
| 97 | |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 98 | /* Make composite power state parameter till power level 2 */ |
| 99 | #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ |
| 100 | (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \ |
| 101 | arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type)) |
| 102 | |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 103 | #endif /* __ARM_RECOM_STATE_ID_ENC__ */ |
| 104 | |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 105 | /* ARM State switch error codes */ |
| 106 | #define STATE_SW_E_PARAM (-2) |
| 107 | #define STATE_SW_E_DENIED (-3) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 108 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 109 | /* IO storage utility functions */ |
| 110 | void arm_io_setup(void); |
| 111 | |
| 112 | /* Security utility functions */ |
Soby Mathew | 9c708b5 | 2016-02-26 14:23:19 +0000 | [diff] [blame] | 113 | void arm_tzc400_setup(void); |
Vikram Kanigiri | 510d87b | 2016-01-29 12:32:58 +0000 | [diff] [blame] | 114 | struct tzc_dmc500_driver_data; |
| 115 | void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 116 | |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 117 | /* Systimer utility function */ |
| 118 | void arm_configure_sys_timer(void); |
| 119 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 120 | /* PM utility functions */ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 121 | int arm_validate_power_state(unsigned int power_state, |
| 122 | psci_power_state_t *req_state); |
Jeenu Viswambharan | 59424d8 | 2017-09-19 09:27:18 +0100 | [diff] [blame] | 123 | int arm_validate_psci_entrypoint(uintptr_t entrypoint); |
Soby Mathew | 0d9e852 | 2015-07-15 13:36:24 +0100 | [diff] [blame] | 124 | int arm_validate_ns_entrypoint(uintptr_t entrypoint); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 125 | void arm_system_pwr_domain_save(void); |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 126 | void arm_system_pwr_domain_resume(void); |
Sandrine Bailleux | 03897bb | 2015-11-26 16:31:34 +0000 | [diff] [blame] | 127 | void arm_program_trusted_mailbox(uintptr_t address); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 128 | int arm_psci_read_mem_protect(int *val); |
| 129 | int arm_nor_psci_write_mem_protect(int val); |
| 130 | void arm_nor_psci_do_mem_protect(void); |
| 131 | int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length); |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 132 | |
| 133 | /* Topology utility function */ |
| 134 | int arm_check_mpidr(u_register_t mpidr); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 135 | |
| 136 | /* BL1 utility functions */ |
| 137 | void arm_bl1_early_platform_setup(void); |
| 138 | void arm_bl1_platform_setup(void); |
| 139 | void arm_bl1_plat_arch_setup(void); |
| 140 | |
| 141 | /* BL2 utility functions */ |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 142 | void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 143 | void arm_bl2_platform_setup(void); |
| 144 | void arm_bl2_plat_arch_setup(void); |
| 145 | uint32_t arm_get_spsr_for_bl32_entry(void); |
| 146 | uint32_t arm_get_spsr_for_bl33_entry(void); |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 147 | int arm_bl2_handle_post_image_load(unsigned int image_id); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 148 | |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 149 | /* BL2 at EL3 functions */ |
| 150 | void arm_bl2_el3_early_platform_setup(void); |
| 151 | void arm_bl2_el3_plat_arch_setup(void); |
| 152 | |
Yatharth Kochar | 3a11eda | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 153 | /* BL2U utility functions */ |
| 154 | void arm_bl2u_early_platform_setup(struct meminfo *mem_layout, |
| 155 | void *plat_info); |
| 156 | void arm_bl2u_platform_setup(void); |
| 157 | void arm_bl2u_plat_arch_setup(void); |
| 158 | |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 159 | /* BL31 utility functions */ |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 160 | #if LOAD_IMAGE_V2 |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 161 | void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config, |
| 162 | uintptr_t hw_config, void *plat_params_from_bl2); |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 163 | #else |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 164 | void arm_bl31_early_platform_setup(struct bl31_params *from_bl2, uintptr_t soc_fw_config, |
| 165 | uintptr_t hw_config, void *plat_params_from_bl2); |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 166 | #endif /* LOAD_IMAGE_V2 */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 167 | void arm_bl31_platform_setup(void); |
Soby Mathew | 2fd66be | 2015-12-09 11:38:43 +0000 | [diff] [blame] | 168 | void arm_bl31_plat_runtime_setup(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 169 | void arm_bl31_plat_arch_setup(void); |
| 170 | |
| 171 | /* TSP utility functions */ |
| 172 | void arm_tsp_early_platform_setup(void); |
| 173 | |
Soby Mathew | 7b75418 | 2016-07-11 14:15:27 +0100 | [diff] [blame] | 174 | /* SP_MIN utility functions */ |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 175 | void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config, |
| 176 | uintptr_t hw_config, void *plat_params_from_bl2); |
Dimitris Papastamos | 52323b0 | 2017-06-07 13:45:41 +0100 | [diff] [blame] | 177 | void arm_sp_min_plat_runtime_setup(void); |
Soby Mathew | 7b75418 | 2016-07-11 14:15:27 +0100 | [diff] [blame] | 178 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 179 | /* FIP TOC validity check */ |
| 180 | int arm_io_is_toc_valid(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 181 | |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 182 | /* Utility functions for Dynamic Config */ |
| 183 | void arm_load_tb_fw_config(void); |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 184 | void arm_bl2_set_tb_cfg_addr(void *dtb); |
| 185 | void arm_bl2_dyn_cfg_init(void); |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 186 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 187 | /* |
| 188 | * Mandatory functions required in ARM standard platforms |
| 189 | */ |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 190 | unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr); |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 191 | void plat_arm_gic_driver_init(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 192 | void plat_arm_gic_init(void); |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 193 | void plat_arm_gic_cpuif_enable(void); |
| 194 | void plat_arm_gic_cpuif_disable(void); |
Jeenu Viswambharan | 78132c9 | 2016-12-09 11:12:34 +0000 | [diff] [blame] | 195 | void plat_arm_gic_redistif_on(void); |
| 196 | void plat_arm_gic_redistif_off(void); |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 197 | void plat_arm_gic_pcpu_init(void); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 198 | void plat_arm_gic_save(void); |
| 199 | void plat_arm_gic_resume(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 200 | void plat_arm_security_setup(void); |
| 201 | void plat_arm_pwrc_setup(void); |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 202 | void plat_arm_interconnect_init(void); |
| 203 | void plat_arm_interconnect_enter_coherency(void); |
| 204 | void plat_arm_interconnect_exit_coherency(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 205 | |
Summer Qin | 93c812f | 2017-02-28 16:46:17 +0000 | [diff] [blame] | 206 | #if ARM_PLAT_MT |
| 207 | unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr); |
| 208 | #endif |
| 209 | |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 210 | #if LOAD_IMAGE_V2 |
| 211 | /* |
| 212 | * This function is called after loading SCP_BL2 image and it is used to perform |
| 213 | * any platform-specific actions required to handle the SCP firmware. |
| 214 | */ |
| 215 | int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info); |
| 216 | #endif |
| 217 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 218 | /* |
| 219 | * Optional functions required in ARM standard platforms |
| 220 | */ |
| 221 | void plat_arm_io_setup(void); |
| 222 | int plat_arm_get_alt_image_source( |
Juan Castillo | 3a66aca | 2015-04-13 17:36:19 +0100 | [diff] [blame] | 223 | unsigned int image_id, |
| 224 | uintptr_t *dev_handle, |
| 225 | uintptr_t *image_spec); |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 226 | unsigned int plat_arm_calc_core_pos(u_register_t mpidr); |
Vikram Kanigiri | 0703543 | 2015-11-12 18:52:34 +0000 | [diff] [blame] | 227 | const mmap_region_t *plat_arm_get_mmap(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 228 | |
Soby Mathew | 0b4c5a3 | 2016-10-21 17:51:22 +0100 | [diff] [blame] | 229 | /* Allow platform to override psci_pm_ops during runtime */ |
| 230 | const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops); |
| 231 | |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 232 | /* Execution state switch in ARM platforms */ |
| 233 | int arm_execution_state_switch(unsigned int smc_fid, |
| 234 | uint32_t pc_hi, |
| 235 | uint32_t pc_lo, |
| 236 | uint32_t cookie_hi, |
| 237 | uint32_t cookie_lo, |
| 238 | void *handle); |
| 239 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 240 | #endif /* __PLAT_ARM_H__ */ |