blob: 2debeffcd58a3e4ffd1f7a7b139ec182e398777c [file] [log] [blame]
developerc0c07822021-03-29 16:50:30 +08001/*
developer551250c2023-03-01 16:12:46 +08002 * Copyright (c) 2020-2023, MediaTek Inc. All rights reserved.
developerc0c07822021-03-29 16:50:30 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <common/debug.h>
8#include <common/runtime_svc.h>
developer551250c2023-03-01 16:12:46 +08009#include <emi_mpu.h>
Rex-BC Chenb48c6c42021-04-12 11:10:31 +080010#include <mt_dp.h>
developer0d3844d2021-07-09 16:55:51 +080011#include <mt_spm.h>
12#include <mt_spm_vcorefs.h>
developer47917892021-11-01 16:43:47 +080013#include <mtk_apusys.h>
Rex-BC Chenb48c6c42021-04-12 11:10:31 +080014#include <mtk_sip_svc.h>
Rex-BC Chen17903042021-08-10 11:10:58 +080015#include <plat_dfd.h>
Rex-BC Chenb48c6c42021-04-12 11:10:31 +080016#include "plat_sip_calls.h"
developerc0c07822021-03-29 16:50:30 +080017
18uintptr_t mediatek_plat_sip_handler(uint32_t smc_fid,
19 u_register_t x1,
20 u_register_t x2,
21 u_register_t x3,
22 u_register_t x4,
23 void *cookie,
24 void *handle,
25 u_register_t flags)
26{
Rex-BC Chenb48c6c42021-04-12 11:10:31 +080027 int32_t ret;
28 uint32_t ret_val;
29
developerc0c07822021-03-29 16:50:30 +080030 switch (smc_fid) {
developer551250c2023-03-01 16:12:46 +080031 case MTK_SIP_TEE_MPU_PERM_SET_AARCH64:
32 case MTK_SIP_TEE_MPU_PERM_SET_AARCH32:
33 ret = emi_mpu_sip_handler(x1, x2, x3);
34 SMC_RET2(handle, ret, ret_val);
35 break;
Rex-BC Chenb48c6c42021-04-12 11:10:31 +080036 case MTK_SIP_DP_CONTROL_AARCH32:
37 case MTK_SIP_DP_CONTROL_AARCH64:
38 ret = dp_secure_handler(x1, x2, &ret_val);
39 SMC_RET2(handle, ret, ret_val);
40 break;
developer8c327e82022-05-29 22:25:44 +080041 case MTK_SIP_VCORE_CONTROL_AARCH32:
42 case MTK_SIP_VCORE_CONTROL_AARCH64:
developer0d3844d2021-07-09 16:55:51 +080043 ret = spm_vcorefs_v2_args(x1, x2, x3, &x4);
44 SMC_RET2(handle, ret, x4);
45 break;
Rex-BC Chen17903042021-08-10 11:10:58 +080046 case MTK_SIP_KERNEL_DFD_AARCH32:
47 case MTK_SIP_KERNEL_DFD_AARCH64:
48 ret = dfd_smc_dispatcher(x1, x2, x3, x4);
49 SMC_RET1(handle, ret);
50 break;
developer47917892021-11-01 16:43:47 +080051 case MTK_SIP_APUSYS_CONTROL_AARCH32:
52 case MTK_SIP_APUSYS_CONTROL_AARCH64:
53 ret = apusys_kernel_ctrl(x1, x2, x3, x4, &ret_val);
54 SMC_RET2(handle, ret, ret_val);
55 break;
developerc0c07822021-03-29 16:50:30 +080056 default:
57 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
58 break;
59 }
60
61 SMC_RET1(handle, SMC_UNK);
62}