blob: 648be3773cadffe00c465386ce37d7ea6ee9fedf [file] [log] [blame]
Anson Huangf753d462019-01-15 10:34:04 +08001/*
2 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef __IMX_SIP_SVC_H__
8#define __IMX_SIP_SVC_H__
9
10/* SMC function IDs for SiP Service queries */
Anson Huang922c45f2019-01-15 10:56:36 +080011#define IMX_SIP_CPUFREQ 0xC2000001
12#define IMX_SIP_SET_CPUFREQ 0x00
13
Anson Huangf753d462019-01-15 10:34:04 +080014#define IMX_SIP_SRTC 0xC2000002
15#define IMX_SIP_SRTC_SET_TIME 0x00
16
Anson Huang971392d2019-01-18 10:43:59 +080017#define IMX_SIP_BUILDINFO 0xC2000003
18#define IMX_SIP_BUILDINFO_GET_COMMITHASH 0x00
19
Anson Huange1d418c2019-01-18 10:01:50 +080020#define IMX_SIP_WAKEUP_SRC 0xC2000009
21#define IMX_SIP_WAKEUP_SRC_SCU 0x1
22#define IMX_SIP_WAKEUP_SRC_IRQSTEER 0x2
23
Anson Huang6e47de52019-01-18 10:27:48 +080024#define IMX_SIP_OTP_READ 0xC200000A
25#define IMX_SIP_OTP_WRITE 0xC200000B
26
Anson Huange708bfb2019-01-18 10:35:54 +080027#define IMX_SIP_MISC_SET_TEMP 0xC200000C
28
Anson Huangf753d462019-01-15 10:34:04 +080029#if (defined(PLAT_IMX8QM) || defined(PLAT_IMX8QX))
Anson Huang922c45f2019-01-15 10:56:36 +080030int imx_cpufreq_handler(uint32_t smc_fid, u_register_t x1,
31 u_register_t x2, u_register_t x3);
Anson Huangf753d462019-01-15 10:34:04 +080032int imx_srtc_handler(uint32_t smc_fid, void *handle, u_register_t x1,
33 u_register_t x2, u_register_t x3, u_register_t x4);
Anson Huange1d418c2019-01-18 10:01:50 +080034int imx_wakeup_src_handler(uint32_t smc_fid, u_register_t x1,
35 u_register_t x2, u_register_t x3);
Anson Huang6e47de52019-01-18 10:27:48 +080036int imx_otp_handler(uint32_t smc_fid, void *handle,
37 u_register_t x1, u_register_t x2);
Anson Huange708bfb2019-01-18 10:35:54 +080038int imx_misc_set_temp_handler(uint32_t smc_fid, u_register_t x1,
39 u_register_t x2, u_register_t x3,
40 u_register_t x4);
Anson Huang971392d2019-01-18 10:43:59 +080041uint64_t imx_buildinfo_handler(uint32_t smc_fid, u_register_t x1,
42 u_register_t x2, u_register_t x3,
43 u_register_t x4);
Anson Huangf753d462019-01-15 10:34:04 +080044#endif
45
46#endif /* __IMX_SIP_SVC_H__ */