blob: e8cde5470144d305732b8b90b17ad6572db12201 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dimitris Papastamos04159512018-01-22 11:53:04 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +01008#include <asm_macros.S>
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <context.h>
dp-arm3cac7862016-09-19 11:18:44 +010010#include <cpu_data.h>
Achin Gupta9cf2bb72014-05-09 11:07:09 +010011#include <interrupt_mgmt.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010012#include <platform_def.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010013#include <runtime_svc.h>
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +010014#include <smccc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010015
16 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010017
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000018 .globl sync_exception_sp_el0
19 .globl irq_sp_el0
20 .globl fiq_sp_el0
21 .globl serror_sp_el0
22
23 .globl sync_exception_sp_elx
24 .globl irq_sp_elx
25 .globl fiq_sp_elx
26 .globl serror_sp_elx
27
28 .globl sync_exception_aarch64
29 .globl irq_aarch64
30 .globl fiq_aarch64
31 .globl serror_aarch64
32
33 .globl sync_exception_aarch32
34 .globl irq_aarch32
35 .globl fiq_aarch32
36 .globl serror_aarch32
37
Douglas Raillard0980eed2016-11-09 17:48:27 +000038 /* ---------------------------------------------------------------------
39 * This macro handles Synchronous exceptions.
40 * Only SMC exceptions are supported.
41 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010042 */
43 .macro handle_sync_exception
Achin Guptaed1744e2014-08-04 23:13:10 +010044 /* Enable the SError interrupt */
45 msr daifclr, #DAIF_ABT_BIT
46
Achin Gupta9cf2bb72014-05-09 11:07:09 +010047 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
dp-arm3cac7862016-09-19 11:18:44 +010048
49#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010050 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000051 * Read the timestamp value and store it in per-cpu data. The value
52 * will be extracted from per-cpu data by the C level SMC handler and
53 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +010054 */
55 mrs x30, cntpct_el0
56 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
57 mrs x29, tpidr_el3
58 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
59 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
60#endif
61
Achin Gupta9cf2bb72014-05-09 11:07:09 +010062 mrs x30, esr_el3
63 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
64
Douglas Raillard0980eed2016-11-09 17:48:27 +000065 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +010066 cmp x30, #EC_AARCH32_SMC
67 b.eq smc_handler32
68
69 cmp x30, #EC_AARCH64_SMC
70 b.eq smc_handler64
71
Douglas Raillard0980eed2016-11-09 17:48:27 +000072 /* Other kinds of synchronous exceptions are not handled */
Julius Werner67ebde72017-07-27 14:59:34 -070073 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
74 b report_unhandled_exception
Achin Gupta9cf2bb72014-05-09 11:07:09 +010075 .endm
76
77
Douglas Raillard0980eed2016-11-09 17:48:27 +000078 /* ---------------------------------------------------------------------
79 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
80 * interrupts.
81 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010082 */
83 .macro handle_interrupt_exception label
Achin Guptaed1744e2014-08-04 23:13:10 +010084 /* Enable the SError interrupt */
85 msr daifclr, #DAIF_ABT_BIT
86
Achin Gupta9cf2bb72014-05-09 11:07:09 +010087 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
88 bl save_gp_registers
89
Douglas Raillard0980eed2016-11-09 17:48:27 +000090 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +010091 mrs x0, spsr_el3
92 mrs x1, elr_el3
93 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
94
Achin Gupta9cf2bb72014-05-09 11:07:09 +010095 /* Switch to the runtime stack i.e. SP_EL0 */
96 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
97 mov x20, sp
98 msr spsel, #0
99 mov sp, x2
100
101 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000102 * Find out whether this is a valid interrupt type.
103 * If the interrupt controller reports a spurious interrupt then return
104 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100105 */
Dan Handley701fea72014-05-27 16:17:21 +0100106 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100107 cmp x0, #INTR_TYPE_INVAL
108 b.eq interrupt_exit_\label
109
110 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000111 * Get the registered handler for this interrupt type.
112 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100113 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000114 * a. An interrupt of a type was routed correctly but a handler for its
115 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100116 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000117 * b. An interrupt of a type was not routed correctly so a handler for
118 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100119 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000120 * c. An interrupt of a type was routed correctly to EL3, but was
121 * deasserted before its pending state could be read. Another
122 * interrupt of a different type pended at the same time and its
123 * type was reported as pending instead. However, a handler for this
124 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100125 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000126 * a. and b. can only happen due to a programming error. The
127 * occurrence of c. could be beyond the control of Trusted Firmware.
128 * It makes sense to return from this exception instead of reporting an
129 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100130 */
131 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100132 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100133 mov x21, x0
134
135 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100136
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100137 /* Set the current security state in the 'flags' parameter */
138 mrs x2, scr_el3
139 ubfx x1, x2, #0, #1
140
141 /* Restore the reference to the 'handle' i.e. SP_EL3 */
142 mov x2, x20
143
Douglas Raillard0980eed2016-11-09 17:48:27 +0000144 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100145 mov x3, xzr
146
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100147 /* Call the interrupt type handler */
148 blr x21
149
150interrupt_exit_\label:
151 /* Return from exception, possibly in a different security state */
152 b el3_exit
153
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100154 .endm
155
156
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100157vector_base runtime_exceptions
158
Douglas Raillard0980eed2016-11-09 17:48:27 +0000159 /* ---------------------------------------------------------------------
160 * Current EL with SP_EL0 : 0x0 - 0x200
161 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100163vector_entry sync_exception_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000164 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700165 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000166 check_vector_size sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100168vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000169 /*
170 * EL3 code is non-reentrant. Any asynchronous exception is a serious
171 * error. Loop infinitely.
172 */
Julius Werner67ebde72017-07-27 14:59:34 -0700173 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000174 check_vector_size irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100176
177vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700178 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000179 check_vector_size fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100181
182vector_entry serror_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700183 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000184 check_vector_size serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185
Douglas Raillard0980eed2016-11-09 17:48:27 +0000186 /* ---------------------------------------------------------------------
187 * Current EL with SP_ELx: 0x200 - 0x400
188 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100190vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000191 /*
192 * This exception will trigger if anything went wrong during a previous
193 * exception entry or exit or while handling an earlier unexpected
194 * synchronous exception. There is a high probability that SP_EL3 is
195 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000196 */
Julius Werner67ebde72017-07-27 14:59:34 -0700197 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000198 check_vector_size sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100199
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100200vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700201 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000202 check_vector_size irq_sp_elx
203
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100204vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700205 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000206 check_vector_size fiq_sp_elx
207
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100208vector_entry serror_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700209 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000210 check_vector_size serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211
Douglas Raillard0980eed2016-11-09 17:48:27 +0000212 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100213 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000214 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100216vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000217 /*
218 * This exception vector will be the entry point for SMCs and traps
219 * that are unhandled at lower ELs most commonly. SP_EL3 should point
220 * to a valid cpu context where the general purpose and system register
221 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000222 */
223 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000224 check_vector_size sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100226vector_entry irq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100227 handle_interrupt_exception irq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000228 check_vector_size irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100229
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100230vector_entry fiq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100231 handle_interrupt_exception fiq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000232 check_vector_size fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100234vector_entry serror_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000235 /*
236 * SError exceptions from lower ELs are not currently supported.
237 * Report their occurrence.
238 */
Julius Werner67ebde72017-07-27 14:59:34 -0700239 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000240 check_vector_size serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241
Douglas Raillard0980eed2016-11-09 17:48:27 +0000242 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100243 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000244 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100246vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000247 /*
248 * This exception vector will be the entry point for SMCs and traps
249 * that are unhandled at lower ELs most commonly. SP_EL3 should point
250 * to a valid cpu context where the general purpose and system register
251 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000252 */
253 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000254 check_vector_size sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100256vector_entry irq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100257 handle_interrupt_exception irq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000258 check_vector_size irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100260vector_entry fiq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100261 handle_interrupt_exception fiq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000262 check_vector_size fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100263
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100264vector_entry serror_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000265 /*
266 * SError exceptions from lower ELs are not currently supported.
267 * Report their occurrence.
268 */
Julius Werner67ebde72017-07-27 14:59:34 -0700269 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000270 check_vector_size serror_aarch32
271
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000272
Douglas Raillard0980eed2016-11-09 17:48:27 +0000273 /* ---------------------------------------------------------------------
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100274 * This macro takes an argument in x16 that is the index in the
275 * 'rt_svc_descs_indices' array, checks that the value in the array is
276 * valid, and loads in x15 the pointer to the handler of that service.
277 * ---------------------------------------------------------------------
278 */
279 .macro load_rt_svc_desc_pointer
280 /* Load descriptor index from array of indices */
281 adr x14, rt_svc_descs_indices
282 ldrb w15, [x14, x16]
283
284#if SMCCC_MAJOR_VERSION == 1
285 /* Any index greater than 127 is invalid. Check bit 7. */
286 tbnz w15, 7, smc_unknown
287#elif SMCCC_MAJOR_VERSION == 2
288 /* Verify that the top 3 bits of the loaded index are 0 (w15 <= 31) */
289 cmp w15, #31
290 b.hi smc_unknown
291#endif /* SMCCC_MAJOR_VERSION */
292
293 /*
294 * Get the descriptor using the index
295 * x11 = (base + off), w15 = index
296 *
297 * handler = (base + off) + (index << log2(size))
298 */
299 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
300 lsl w10, w15, #RT_SVC_SIZE_LOG2
301 ldr x15, [x11, w10, uxtw]
302 .endm
303
304 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000305 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000306 * Depending upon the execution state from where the SMC has been
307 * invoked, it frees some general purpose registers to perform the
308 * remaining tasks. They involve finding the runtime service handler
309 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
310 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000311 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000312 * Note that x30 has been explicitly saved and can be used here
313 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000314 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000315func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000316smc_handler32:
317 /* Check whether aarch32 issued an SMC64 */
318 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
319
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000320smc_handler64:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000321 /*
322 * Populate the parameters for the SMC handler.
323 * We already have x0-x4 in place. x5 will point to a cookie (not used
324 * now). x6 will point to the context structure (SP_EL3) and x7 will
Dimitris Papastamos04159512018-01-22 11:53:04 +0000325 * contain flags we need to pass to the handler.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000326 *
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100327 * Save x4-x29 and sp_el0.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000328 */
Jeenu Viswambharan23d05a82017-11-29 16:59:34 +0000329 stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
330 stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
331 stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
332 stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
333 stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
334 stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
335 stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
336 stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
337 stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
338 stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
339 stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
340 stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
341 stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
342 mrs x18, sp_el0
343 str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
Soby Mathew6c5192a2014-04-30 15:36:37 +0100344
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000345 mov x5, xzr
346 mov x6, sp
347
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100348#if SMCCC_MAJOR_VERSION == 1
349
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000350 /* Get the unique owning entity number */
351 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
352 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
353 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
354
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100355 load_rt_svc_desc_pointer
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000356
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100357#elif SMCCC_MAJOR_VERSION == 2
358
359 /* Bit 31 must be set */
360 tbz x0, #FUNCID_TYPE_SHIFT, smc_unknown
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000361
Douglas Raillard0980eed2016-11-09 17:48:27 +0000362 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100363 * Check MSB of namespace to decide between compatibility/vendor and
364 * SPCI/SPRT
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000365 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100366 tbz x0, #(FUNCID_NAMESPACE_SHIFT + 1), compat_or_vendor
367
368 /* Namespaces SPRT and SPCI currently unimplemented */
369 b smc_unknown
370
371compat_or_vendor:
372
373 /* Namespace is b'00 (compatibility) or b'01 (vendor) */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000374
375 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100376 * Add the LSB of the namespace (bit [28]) to the OEN [27:24] to create
377 * a 5-bit index into the rt_svc_descs_indices array.
378 *
379 * The low 16 entries of the rt_svc_descs_indices array correspond to
380 * OENs of the compatibility namespace and the top 16 entries of the
381 * array are assigned to the vendor namespace descriptor.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000382 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100383 ubfx x16, x0, #FUNCID_OEN_SHIFT, #(FUNCID_OEN_WIDTH + 1)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000384
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100385 load_rt_svc_desc_pointer
386
387#endif /* SMCCC_MAJOR_VERSION */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000388
Douglas Raillard0980eed2016-11-09 17:48:27 +0000389 /*
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100390 * Restore the saved C runtime stack value which will become the new
391 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
392 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000393 */
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100394 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
395
396 /* Switch to SP_EL0 */
397 msr spsel, #0
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000398
Douglas Raillard0980eed2016-11-09 17:48:27 +0000399 /*
400 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
401 * switch during SMC handling.
402 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000403 */
404 mrs x16, spsr_el3
405 mrs x17, elr_el3
406 mrs x18, scr_el3
407 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100408 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000409
410 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
411 bfi x7, x18, #0, #1
412
413 mov sp, x12
414
Douglas Raillard0980eed2016-11-09 17:48:27 +0000415 /*
416 * Call the Secure Monitor Call handler and then drop directly into
417 * el3_exit() which will program any remaining architectural state
418 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000419 */
420#if DEBUG
421 cbz x15, rt_svc_fw_critical_error
422#endif
423 blr x15
424
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100425 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100426
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000427smc_unknown:
428 /*
Jeenu Viswambharan23d05a82017-11-29 16:59:34 +0000429 * Unknown SMC call. Populate return value with SMC_UNK, restore
430 * GP registers, and return to caller.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000431 */
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000432 mov x0, #SMC_UNK
Jeenu Viswambharan23d05a82017-11-29 16:59:34 +0000433 str x0, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
434 b restore_gp_registers_eret
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000435
436smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100437 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Antonio Nino Diaze4794b72018-02-14 14:22:29 +0000438 mov x0, #SMC_UNK
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000439 eret
440
441rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000442 /* Switch to SP_ELx */
443 msr spsel, #1
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000444 no_ret report_unhandled_exception
Kévin Petita877c252015-03-24 14:03:57 +0000445endfunc smc_handler