Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 1 | /* |
Varun Wadekar | 4edc17c | 2017-11-20 17:14:47 -0800 | [diff] [blame] | 2 | * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved. |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <arch_helpers.h> |
| 8 | #include <assert.h> |
| 9 | #include <bl31/bl31.h> |
| 10 | #include <common/bl_common.h> |
| 11 | #include <common/interrupt_props.h> |
| 12 | #include <drivers/console.h> |
| 13 | #include <context.h> |
| 14 | #include <lib/el3_runtime/context_mgmt.h> |
| 15 | #include <cortex_a57.h> |
| 16 | #include <common/debug.h> |
| 17 | #include <denver.h> |
| 18 | #include <drivers/arm/gic_common.h> |
| 19 | #include <drivers/arm/gicv2.h> |
| 20 | #include <bl31/interrupt_mgmt.h> |
| 21 | #include <mce.h> |
Dilan Lee | 4e7a63c | 2017-08-10 16:01:42 +0800 | [diff] [blame] | 22 | #include <mce_private.h> |
Kalyani Chidambaram Vaidyanathan | e755856 | 2020-06-15 16:48:53 -0700 | [diff] [blame] | 23 | #include <memctrl.h> |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 24 | #include <plat/common/platform.h> |
Kalyani Chidambaram Vaidyanathan | e755856 | 2020-06-15 16:48:53 -0700 | [diff] [blame] | 25 | #include <smmu.h> |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 26 | #include <spe.h> |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 27 | #include <tegra_def.h> |
| 28 | #include <tegra_platform.h> |
| 29 | #include <tegra_private.h> |
| 30 | #include <lib/xlat_tables/xlat_tables_v2.h> |
| 31 | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 32 | /* ID for spe-console */ |
| 33 | #define TEGRA_CONSOLE_SPE_ID 0xFE |
| 34 | |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 35 | /******************************************************************************* |
Kalyani Chidambaram Vaidyanathan | 3118cbf | 2019-10-02 13:57:23 -0700 | [diff] [blame] | 36 | * Structure to store the SCR addresses and its expected settings. |
| 37 | ******************************************************************************* |
| 38 | */ |
| 39 | typedef struct { |
| 40 | uint32_t scr_addr; |
| 41 | uint32_t scr_val; |
| 42 | } scr_settings_t; |
| 43 | |
| 44 | static const scr_settings_t t194_scr_settings[] = { |
| 45 | { SCRATCH_RSV68_SCR, SCRATCH_RSV68_SCR_VAL }, |
| 46 | { SCRATCH_RSV71_SCR, SCRATCH_RSV71_SCR_VAL }, |
| 47 | { SCRATCH_RSV72_SCR, SCRATCH_RSV72_SCR_VAL }, |
| 48 | { SCRATCH_RSV75_SCR, SCRATCH_RSV75_SCR_VAL }, |
| 49 | { SCRATCH_RSV81_SCR, SCRATCH_RSV81_SCR_VAL }, |
| 50 | { SCRATCH_RSV97_SCR, SCRATCH_RSV97_SCR_VAL }, |
| 51 | { SCRATCH_RSV99_SCR, SCRATCH_RSV99_SCR_VAL }, |
| 52 | { SCRATCH_RSV109_SCR, SCRATCH_RSV109_SCR_VAL }, |
| 53 | { MISCREG_SCR_SCRTZWELCK, MISCREG_SCR_SCRTZWELCK_VAL } |
| 54 | }; |
| 55 | |
| 56 | /******************************************************************************* |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 57 | * The Tegra power domain tree has a single system level power domain i.e. a |
| 58 | * single root node. The first entry in the power domain descriptor specifies |
| 59 | * the number of power domains at the highest power level. |
| 60 | ******************************************************************************* |
| 61 | */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 62 | static const uint8_t tegra_power_domain_tree_desc[] = { |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 63 | /* No of root nodes */ |
| 64 | 1, |
| 65 | /* No of clusters */ |
| 66 | PLATFORM_CLUSTER_COUNT, |
| 67 | /* No of CPU cores - cluster0 */ |
| 68 | PLATFORM_MAX_CPUS_PER_CLUSTER, |
| 69 | /* No of CPU cores - cluster1 */ |
Varun Wadekar | a07d1c7 | 2017-08-23 14:59:09 -0700 | [diff] [blame] | 70 | PLATFORM_MAX_CPUS_PER_CLUSTER, |
| 71 | /* No of CPU cores - cluster2 */ |
| 72 | PLATFORM_MAX_CPUS_PER_CLUSTER, |
| 73 | /* No of CPU cores - cluster3 */ |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 74 | PLATFORM_MAX_CPUS_PER_CLUSTER |
| 75 | }; |
| 76 | |
Varun Wadekar | a7265be | 2017-04-28 08:45:53 -0700 | [diff] [blame] | 77 | /******************************************************************************* |
| 78 | * This function returns the Tegra default topology tree information. |
| 79 | ******************************************************************************/ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 80 | const uint8_t *plat_get_power_domain_tree_desc(void) |
Varun Wadekar | a7265be | 2017-04-28 08:45:53 -0700 | [diff] [blame] | 81 | { |
| 82 | return tegra_power_domain_tree_desc; |
| 83 | } |
| 84 | |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 85 | /* |
| 86 | * Table of regions to map using the MMU. |
| 87 | */ |
| 88 | static const mmap_region_t tegra_mmap[] = { |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 89 | MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x4000U, /* 16KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 90 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 602cf7e | 2018-04-03 13:10:48 -0700 | [diff] [blame] | 91 | MAP_REGION_FLAT(TEGRA_GPCDMA_BASE, 0x10000U, /* 64KB */ |
| 92 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 93 | MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x8000U, /* 32KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 94 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 95 | MAP_REGION_FLAT(TEGRA_MC_BASE, 0x8000U, /* 32KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 96 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 97 | #if !ENABLE_CONSOLE_SPE |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 98 | MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/ |
| 99 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
| 100 | MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */ |
| 101 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
| 102 | MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */ |
| 103 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 104 | #endif |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 105 | MAP_REGION_FLAT(TEGRA_XUSB_PADCTL_BASE, 0x2000U, /* 8KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 106 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 107 | MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x1000, /* 4KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 108 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 109 | MAP_REGION_FLAT(TEGRA_GICC_BASE, 0x1000, /* 4KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 110 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 111 | MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x1000U, /* 4KB */ |
steven kao | e579606 | 2018-01-02 19:09:04 -0800 | [diff] [blame] | 112 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 113 | MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x1000U, /* 4KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 114 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 115 | MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x1000U, /* 4KB */ |
| 116 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
| 117 | MAP_REGION_FLAT(TEGRA_HSP_DBELL_BASE, 0x1000U, /* 4KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 118 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 119 | #if ENABLE_CONSOLE_SPE |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 120 | MAP_REGION_FLAT(TEGRA_CONSOLE_SPE_BASE, 0x1000U, /* 4KB */ |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 121 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
| 122 | #endif |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 123 | MAP_REGION_FLAT(TEGRA_TMRUS_BASE, TEGRA_TMRUS_SIZE, /* 4KB */ |
steven kao | e579606 | 2018-01-02 19:09:04 -0800 | [diff] [blame] | 124 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 125 | MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x1000U, /* 4KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 126 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 127 | MAP_REGION_FLAT(TEGRA_SMMU2_BASE, 0x800000U, /* 8MB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 128 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 129 | MAP_REGION_FLAT(TEGRA_SMMU1_BASE, 0x800000U, /* 8MB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 130 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 131 | MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x800000U, /* 8MB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 132 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 133 | MAP_REGION_FLAT(TEGRA_BPMP_IPC_TX_PHYS_BASE, 0x10000U, /* 64KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 134 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | 03aa014 | 2018-01-23 14:51:40 -0800 | [diff] [blame] | 135 | MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 136 | (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE), |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 137 | {0} |
| 138 | }; |
| 139 | |
| 140 | /******************************************************************************* |
| 141 | * Set up the pagetables as per the platform memory map & initialize the MMU |
| 142 | ******************************************************************************/ |
| 143 | const mmap_region_t *plat_get_mmio_map(void) |
| 144 | { |
| 145 | /* MMIO space */ |
| 146 | return tegra_mmap; |
| 147 | } |
| 148 | |
| 149 | /******************************************************************************* |
| 150 | * Handler to get the System Counter Frequency |
| 151 | ******************************************************************************/ |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 152 | uint32_t plat_get_syscnt_freq2(void) |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 153 | { |
| 154 | return 31250000; |
| 155 | } |
| 156 | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 157 | #if !ENABLE_CONSOLE_SPE |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 158 | /******************************************************************************* |
| 159 | * Maximum supported UART controllers |
| 160 | ******************************************************************************/ |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 161 | #define TEGRA194_MAX_UART_PORTS 7 |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 162 | |
| 163 | /******************************************************************************* |
| 164 | * This variable holds the UART port base addresses |
| 165 | ******************************************************************************/ |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 166 | static uint32_t tegra194_uart_addresses[TEGRA194_MAX_UART_PORTS + 1] = { |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 167 | 0, /* undefined - treated as an error case */ |
| 168 | TEGRA_UARTA_BASE, |
| 169 | TEGRA_UARTB_BASE, |
| 170 | TEGRA_UARTC_BASE, |
| 171 | TEGRA_UARTD_BASE, |
| 172 | TEGRA_UARTE_BASE, |
| 173 | TEGRA_UARTF_BASE, |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 174 | TEGRA_UARTG_BASE |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 175 | }; |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 176 | #endif |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 177 | |
| 178 | /******************************************************************************* |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 179 | * Enable console corresponding to the console ID |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 180 | ******************************************************************************/ |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 181 | void plat_enable_console(int32_t id) |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 182 | { |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 183 | uint32_t console_clock = 0U; |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 184 | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 185 | #if ENABLE_CONSOLE_SPE |
Andre Przywara | abe890f | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 186 | static console_t spe_console; |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 187 | |
| 188 | if (id == TEGRA_CONSOLE_SPE_ID) { |
| 189 | (void)console_spe_register(TEGRA_CONSOLE_SPE_BASE, |
| 190 | console_clock, |
| 191 | TEGRA_CONSOLE_BAUDRATE, |
| 192 | &spe_console); |
Andre Przywara | 15069ea | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 193 | console_set_scope(&spe_console, CONSOLE_FLAG_BOOT | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 194 | CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH); |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 195 | } |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 196 | #else |
Andre Przywara | 98b5a11 | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 197 | static console_t uart_console; |
Anthony Zhou | 8bf6d4e | 2017-09-20 17:44:43 +0800 | [diff] [blame] | 198 | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 199 | if ((id > 0) && (id < TEGRA194_MAX_UART_PORTS)) { |
| 200 | /* |
| 201 | * Reference clock used by the FPGAs is a lot slower. |
| 202 | */ |
| 203 | if (tegra_platform_is_fpga()) { |
| 204 | console_clock = TEGRA_BOOT_UART_CLK_13_MHZ; |
| 205 | } else { |
| 206 | console_clock = TEGRA_BOOT_UART_CLK_408_MHZ; |
| 207 | } |
| 208 | |
| 209 | (void)console_16550_register(tegra194_uart_addresses[id], |
| 210 | console_clock, |
| 211 | TEGRA_CONSOLE_BAUDRATE, |
| 212 | &uart_console); |
Andre Przywara | 15069ea | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 213 | console_set_scope(&uart_console, CONSOLE_FLAG_BOOT | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 214 | CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH); |
| 215 | } |
| 216 | #endif |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 217 | } |
| 218 | |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 219 | /******************************************************************************* |
Kalyani Chidambaram Vaidyanathan | 3118cbf | 2019-10-02 13:57:23 -0700 | [diff] [blame] | 220 | * Verify SCR settings |
| 221 | ******************************************************************************/ |
| 222 | static inline bool tegra194_is_scr_valid(void) |
| 223 | { |
| 224 | uint32_t scr_val; |
| 225 | bool ret = true; |
| 226 | |
| 227 | for (uint8_t i = 0U; i < ARRAY_SIZE(t194_scr_settings); i++) { |
| 228 | scr_val = mmio_read_32((uintptr_t)t194_scr_settings[i].scr_addr); |
| 229 | if (scr_val != t194_scr_settings[i].scr_val) { |
| 230 | ERROR("Mismatch at SCR addr = 0x%x\n", t194_scr_settings[i].scr_addr); |
| 231 | ret = false; |
| 232 | } |
| 233 | } |
| 234 | return ret; |
| 235 | } |
| 236 | |
| 237 | /******************************************************************************* |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 238 | * Handler for early platform setup |
| 239 | ******************************************************************************/ |
| 240 | void plat_early_platform_setup(void) |
| 241 | { |
Kalyani Chidambaram | fcd1e88 | 2018-09-12 14:59:08 -0700 | [diff] [blame] | 242 | const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); |
| 243 | uint8_t enable_ccplex_lock_step = params_from_bl2->enable_ccplex_lock_step; |
| 244 | uint64_t actlr_elx; |
| 245 | |
kalyanic | 0a2cc61 | 2019-09-13 14:49:39 -0700 | [diff] [blame] | 246 | /* Verify chip id is t194 */ |
| 247 | assert(tegra_chipid_is_t194()); |
| 248 | |
Kalyani Chidambaram Vaidyanathan | 3118cbf | 2019-10-02 13:57:23 -0700 | [diff] [blame] | 249 | /* Verify SCR settings */ |
| 250 | if (tegra_platform_is_silicon()) { |
| 251 | assert(tegra194_is_scr_valid()); |
| 252 | } |
| 253 | |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 254 | /* sanity check MCE firmware compatibility */ |
| 255 | mce_verify_firmware_version(); |
| 256 | |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 257 | #if ENABLE_FEAT_RAS |
David Pu | 70f6597 | 2019-03-18 15:14:49 -0700 | [diff] [blame] | 258 | /* Enable Uncorrectable RAS error */ |
| 259 | tegra194_ras_enable(); |
| 260 | #endif |
| 261 | |
Varun Wadekar | 4edc17c | 2017-11-20 17:14:47 -0800 | [diff] [blame] | 262 | /* |
| 263 | * Program XUSB STREAMIDs |
| 264 | * ====================== |
| 265 | * T19x XUSB has support for XUSB virtualization. It will have one |
Ajay Gupta | 8162109 | 2017-08-01 15:53:04 -0700 | [diff] [blame] | 266 | * physical function (PF) and four Virtual function (VF) |
| 267 | * |
| 268 | * There were below two SIDs for XUSB until T186. |
| 269 | * 1) #define TEGRA_SID_XUSB_HOST 0x1bU |
| 270 | * 2) #define TEGRA_SID_XUSB_DEV 0x1cU |
| 271 | * |
| 272 | * We have below four new SIDs added for VF(s) |
| 273 | * 3) #define TEGRA_SID_XUSB_VF0 0x5dU |
| 274 | * 4) #define TEGRA_SID_XUSB_VF1 0x5eU |
| 275 | * 5) #define TEGRA_SID_XUSB_VF2 0x5fU |
| 276 | * 6) #define TEGRA_SID_XUSB_VF3 0x60U |
| 277 | * |
| 278 | * When virtualization is enabled then we have to disable SID override |
| 279 | * and program above SIDs in below newly added SID registers in XUSB |
| 280 | * PADCTL MMIO space. These registers are TZ protected and so need to |
| 281 | * be done in ATF. |
| 282 | * a) #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 (0x136cU) |
| 283 | * b) #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0 (0x139cU) |
| 284 | * c) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 (0x1370U) |
| 285 | * d) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 (0x1374U) |
| 286 | * e) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 (0x1378U) |
| 287 | * f) #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 (0x137cU) |
| 288 | * |
| 289 | * This change disables SID override and programs XUSB SIDs in |
Varun Wadekar | 4edc17c | 2017-11-20 17:14:47 -0800 | [diff] [blame] | 290 | * above registers to support both virtualization and |
| 291 | * non-virtualization platforms |
Ajay Gupta | 8162109 | 2017-08-01 15:53:04 -0700 | [diff] [blame] | 292 | */ |
Varun Wadekar | a2eb663 | 2018-03-23 10:44:40 -0700 | [diff] [blame] | 293 | if (tegra_platform_is_silicon() || tegra_platform_is_fpga()) { |
| 294 | |
| 295 | mmio_write_32(TEGRA_XUSB_PADCTL_BASE + |
| 296 | XUSB_PADCTL_HOST_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_HOST); |
Anthony Zhou | 9de77f6 | 2019-11-13 18:36:07 +0800 | [diff] [blame] | 297 | assert(mmio_read_32(TEGRA_XUSB_PADCTL_BASE + |
| 298 | XUSB_PADCTL_HOST_AXI_STREAMID_PF_0) == TEGRA_SID_XUSB_HOST); |
Varun Wadekar | a2eb663 | 2018-03-23 10:44:40 -0700 | [diff] [blame] | 299 | mmio_write_32(TEGRA_XUSB_PADCTL_BASE + |
| 300 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_0, TEGRA_SID_XUSB_VF0); |
Anthony Zhou | 9de77f6 | 2019-11-13 18:36:07 +0800 | [diff] [blame] | 301 | assert(mmio_read_32(TEGRA_XUSB_PADCTL_BASE + |
| 302 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_0) == TEGRA_SID_XUSB_VF0); |
Varun Wadekar | a2eb663 | 2018-03-23 10:44:40 -0700 | [diff] [blame] | 303 | mmio_write_32(TEGRA_XUSB_PADCTL_BASE + |
| 304 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_1, TEGRA_SID_XUSB_VF1); |
Anthony Zhou | 9de77f6 | 2019-11-13 18:36:07 +0800 | [diff] [blame] | 305 | assert(mmio_read_32(TEGRA_XUSB_PADCTL_BASE + |
| 306 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_1) == TEGRA_SID_XUSB_VF1); |
Varun Wadekar | a2eb663 | 2018-03-23 10:44:40 -0700 | [diff] [blame] | 307 | mmio_write_32(TEGRA_XUSB_PADCTL_BASE + |
| 308 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_2, TEGRA_SID_XUSB_VF2); |
Anthony Zhou | 9de77f6 | 2019-11-13 18:36:07 +0800 | [diff] [blame] | 309 | assert(mmio_read_32(TEGRA_XUSB_PADCTL_BASE + |
| 310 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_2) == TEGRA_SID_XUSB_VF2); |
Varun Wadekar | a2eb663 | 2018-03-23 10:44:40 -0700 | [diff] [blame] | 311 | mmio_write_32(TEGRA_XUSB_PADCTL_BASE + |
| 312 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_3, TEGRA_SID_XUSB_VF3); |
Anthony Zhou | 9de77f6 | 2019-11-13 18:36:07 +0800 | [diff] [blame] | 313 | assert(mmio_read_32(TEGRA_XUSB_PADCTL_BASE + |
| 314 | XUSB_PADCTL_HOST_AXI_STREAMID_VF_3) == TEGRA_SID_XUSB_VF3); |
Varun Wadekar | a2eb663 | 2018-03-23 10:44:40 -0700 | [diff] [blame] | 315 | mmio_write_32(TEGRA_XUSB_PADCTL_BASE + |
| 316 | XUSB_PADCTL_DEV_AXI_STREAMID_PF_0, TEGRA_SID_XUSB_DEV); |
Anthony Zhou | 9de77f6 | 2019-11-13 18:36:07 +0800 | [diff] [blame] | 317 | assert(mmio_read_32(TEGRA_XUSB_PADCTL_BASE + |
| 318 | XUSB_PADCTL_DEV_AXI_STREAMID_PF_0) == TEGRA_SID_XUSB_DEV); |
Varun Wadekar | a2eb663 | 2018-03-23 10:44:40 -0700 | [diff] [blame] | 319 | } |
Kalyani Chidambaram | fcd1e88 | 2018-09-12 14:59:08 -0700 | [diff] [blame] | 320 | |
| 321 | /* |
| 322 | * Enable dual execution optimized translations for all ELx. |
| 323 | */ |
| 324 | if (enable_ccplex_lock_step != 0U) { |
| 325 | actlr_elx = read_actlr_el3(); |
| 326 | actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL3; |
| 327 | write_actlr_el3(actlr_elx); |
Kalyani Chidambaram Vaidyanathan | 05df7ac | 2019-11-07 13:31:19 -0800 | [diff] [blame] | 328 | /* check if the bit is actually set */ |
| 329 | assert((read_actlr_el3() & DENVER_CPU_ENABLE_DUAL_EXEC_EL3) != 0ULL); |
Kalyani Chidambaram | fcd1e88 | 2018-09-12 14:59:08 -0700 | [diff] [blame] | 330 | |
| 331 | actlr_elx = read_actlr_el2(); |
| 332 | actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL2; |
| 333 | write_actlr_el2(actlr_elx); |
Kalyani Chidambaram Vaidyanathan | 05df7ac | 2019-11-07 13:31:19 -0800 | [diff] [blame] | 334 | /* check if the bit is actually set */ |
| 335 | assert((read_actlr_el2() & DENVER_CPU_ENABLE_DUAL_EXEC_EL2) != 0ULL); |
Kalyani Chidambaram | fcd1e88 | 2018-09-12 14:59:08 -0700 | [diff] [blame] | 336 | |
| 337 | actlr_elx = read_actlr_el1(); |
| 338 | actlr_elx |= DENVER_CPU_ENABLE_DUAL_EXEC_EL1; |
| 339 | write_actlr_el1(actlr_elx); |
Kalyani Chidambaram Vaidyanathan | 05df7ac | 2019-11-07 13:31:19 -0800 | [diff] [blame] | 340 | /* check if the bit is actually set */ |
| 341 | assert((read_actlr_el1() & DENVER_CPU_ENABLE_DUAL_EXEC_EL1) != 0ULL); |
Kalyani Chidambaram | fcd1e88 | 2018-09-12 14:59:08 -0700 | [diff] [blame] | 342 | } |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 343 | } |
| 344 | |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 345 | /* Secure IRQs for Tegra194 */ |
| 346 | static const interrupt_prop_t tegra194_interrupt_props[] = { |
Varun Wadekar | bef02f0 | 2020-04-17 19:09:21 -0700 | [diff] [blame] | 347 | INTR_PROP_DESC(TEGRA_SDEI_SGI_PRIVATE, PLAT_SDEI_CRITICAL_PRI, |
| 348 | GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE), |
Varun Wadekar | 10c32cb | 2020-03-31 18:42:59 -0700 | [diff] [blame] | 349 | INTR_PROP_DESC(TEGRA194_TOP_WDT_IRQ, PLAT_TEGRA_WDT_PRIO, |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 350 | GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE) |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 351 | }; |
| 352 | |
| 353 | /******************************************************************************* |
| 354 | * Initialize the GIC and SGIs |
| 355 | ******************************************************************************/ |
| 356 | void plat_gic_setup(void) |
| 357 | { |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 358 | tegra_gic_setup(tegra194_interrupt_props, ARRAY_SIZE(tegra194_interrupt_props)); |
| 359 | tegra_gic_init(); |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 360 | |
| 361 | /* |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 362 | * Initialize the FIQ handler |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 363 | */ |
Varun Wadekar | 362a6b2 | 2017-11-10 11:04:42 -0800 | [diff] [blame] | 364 | tegra_fiq_handler_setup(); |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 365 | } |
| 366 | |
| 367 | /******************************************************************************* |
| 368 | * Return pointer to the BL31 params from previous bootloader |
| 369 | ******************************************************************************/ |
| 370 | struct tegra_bl31_params *plat_get_bl31_params(void) |
| 371 | { |
Steven Kao | 08ac273 | 2018-02-09 21:35:20 +0800 | [diff] [blame] | 372 | uint64_t val; |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 373 | |
Steven Kao | 08ac273 | 2018-02-09 21:35:20 +0800 | [diff] [blame] | 374 | val = (mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_HI_ADDR) & |
| 375 | SCRATCH_BL31_PARAMS_HI_ADDR_MASK) >> SCRATCH_BL31_PARAMS_HI_ADDR_SHIFT; |
| 376 | val <<= 32; |
| 377 | val |= mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_LO_ADDR); |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 378 | |
| 379 | return (struct tegra_bl31_params *)(uintptr_t)val; |
| 380 | } |
| 381 | |
| 382 | /******************************************************************************* |
| 383 | * Return pointer to the BL31 platform params from previous bootloader |
| 384 | ******************************************************************************/ |
| 385 | plat_params_from_bl2_t *plat_get_bl31_plat_params(void) |
| 386 | { |
Steven Kao | 08ac273 | 2018-02-09 21:35:20 +0800 | [diff] [blame] | 387 | uint64_t val; |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 388 | |
Steven Kao | 08ac273 | 2018-02-09 21:35:20 +0800 | [diff] [blame] | 389 | val = (mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_HI_ADDR) & |
| 390 | SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_MASK) >> SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_SHIFT; |
| 391 | val <<= 32; |
| 392 | val |= mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_LO_ADDR); |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 393 | |
| 394 | return (plat_params_from_bl2_t *)(uintptr_t)val; |
| 395 | } |
Dilan Lee | 4e7a63c | 2017-08-10 16:01:42 +0800 | [diff] [blame] | 396 | |
Varun Wadekar | 8d7a02b | 2018-06-26 16:07:50 -0700 | [diff] [blame] | 397 | /******************************************************************************* |
| 398 | * Handler for late platform setup |
| 399 | ******************************************************************************/ |
Dilan Lee | 4e7a63c | 2017-08-10 16:01:42 +0800 | [diff] [blame] | 400 | void plat_late_platform_setup(void) |
| 401 | { |
Steven Kao | 8f4f102 | 2017-12-13 06:39:15 +0800 | [diff] [blame] | 402 | #if ENABLE_STRICT_CHECKING_MODE |
Dilan Lee | 4e7a63c | 2017-08-10 16:01:42 +0800 | [diff] [blame] | 403 | /* |
| 404 | * Enable strict checking after programming the GSC for |
| 405 | * enabling TZSRAM and TZDRAM |
| 406 | */ |
| 407 | mce_enable_strict_checking(); |
Anthony Zhou | 10b970c | 2020-02-05 20:42:36 +0800 | [diff] [blame] | 408 | mce_verify_strict_checking(); |
Steven Kao | 8f4f102 | 2017-12-13 06:39:15 +0800 | [diff] [blame] | 409 | #endif |
Dilan Lee | 4e7a63c | 2017-08-10 16:01:42 +0800 | [diff] [blame] | 410 | } |
Varun Wadekar | 8d7a02b | 2018-06-26 16:07:50 -0700 | [diff] [blame] | 411 | |
| 412 | /******************************************************************************* |
| 413 | * Handler to indicate support for System Suspend |
| 414 | ******************************************************************************/ |
| 415 | bool plat_supports_system_suspend(void) |
| 416 | { |
| 417 | return true; |
| 418 | } |
Kalyani Chidambaram Vaidyanathan | e755856 | 2020-06-15 16:48:53 -0700 | [diff] [blame] | 419 | |
| 420 | /******************************************************************************* |
| 421 | * Platform specific runtime setup. |
| 422 | ******************************************************************************/ |
| 423 | void plat_runtime_setup(void) |
| 424 | { |
| 425 | /* |
| 426 | * During cold boot, it is observed that the arbitration |
| 427 | * bit is set in the Memory controller leading to false |
| 428 | * error interrupts in the non-secure world. To avoid |
| 429 | * this, clean the interrupt status register before |
| 430 | * booting into the non-secure world |
| 431 | */ |
| 432 | tegra_memctrl_clear_pending_interrupts(); |
| 433 | |
| 434 | /* |
| 435 | * During boot, USB3 and flash media (SDMMC/SATA) devices need |
| 436 | * access to IRAM. Because these clients connect to the MC and |
| 437 | * do not have a direct path to the IRAM, the MC implements AHB |
| 438 | * redirection during boot to allow path to IRAM. In this mode |
| 439 | * accesses to a programmed memory address aperture are directed |
| 440 | * to the AHB bus, allowing access to the IRAM. This mode must be |
| 441 | * disabled before we jump to the non-secure world. |
| 442 | */ |
| 443 | tegra_memctrl_disable_ahb_redirection(); |
| 444 | |
| 445 | /* |
| 446 | * Verify the integrity of the previously configured SMMU(s) settings |
| 447 | */ |
| 448 | tegra_smmu_verify(); |
| 449 | } |