blob: 2c24e61f95c09874db837a3ef21c9e34465b94ad [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handley2b6b5742015-03-19 19:17:53 +00002 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch.h>
Andrew Thoelke38bde412014-03-18 13:46:55 +000032#include <asm_macros.S>
Vikram Kanigiri96377452014-04-24 11:02:16 +010033#include <gic_v2.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010034#include <platform_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000035#include <v2m_def.h>
Vikram Kanigiri96377452014-04-24 11:02:16 +010036#include "../drivers/pwrc/fvp_pwrc.h"
Dan Handley2b6b5742015-03-19 19:17:53 +000037#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010038
Vikram Kanigiri96377452014-04-24 11:02:16 +010039 .globl plat_secondary_cold_boot_setup
Soby Mathewfec4eb72015-07-01 16:16:20 +010040 .globl plat_get_my_entrypoint
Soby Mathewfec4eb72015-07-01 16:16:20 +010041 .globl plat_is_my_cpu_primary
Achin Gupta4f6ad662013-10-25 09:08:21 +010042
Dan Handleyea451572014-05-15 14:53:30 +010043 .macro fvp_choose_gicmmap param1, param2, x_tmp, w_tmp, res
Dan Handley2b6b5742015-03-19 19:17:53 +000044 ldr \x_tmp, =V2M_SYSREGS_BASE + V2M_SYS_ID
Vikram Kanigiri96377452014-04-24 11:02:16 +010045 ldr \w_tmp, [\x_tmp]
Dan Handley2b6b5742015-03-19 19:17:53 +000046 ubfx \w_tmp, \w_tmp, #V2M_SYS_ID_BLD_SHIFT, #V2M_SYS_ID_BLD_LENGTH
Vikram Kanigiri96377452014-04-24 11:02:16 +010047 cmp \w_tmp, #BLD_GIC_VE_MMAP
48 csel \res, \param1, \param2, eq
49 .endm
50
51 /* -----------------------------------------------------
52 * void plat_secondary_cold_boot_setup (void);
53 *
54 * This function performs any platform specific actions
55 * needed for a secondary cpu after a cold reset e.g
56 * mark the cpu's presence, mechanism to place it in a
57 * holding pen etc.
58 * TODO: Should we read the PSYS register to make sure
59 * that the request has gone through.
60 * -----------------------------------------------------
61 */
62func plat_secondary_cold_boot_setup
Sandrine Bailleuxd47c9a52015-10-02 14:35:25 +010063#ifndef EL3_PAYLOAD_BASE
Vikram Kanigiri96377452014-04-24 11:02:16 +010064 /* ---------------------------------------------
65 * Power down this cpu.
66 * TODO: Do we need to worry about powering the
67 * cluster down as well here. That will need
68 * locks which we won't have unless an elf-
69 * loader zeroes out the zi section.
70 * ---------------------------------------------
71 */
72 mrs x0, mpidr_el1
73 ldr x1, =PWRC_BASE
74 str w0, [x1, #PPOFFR_OFF]
75
76 /* ---------------------------------------------
77 * Deactivate the gic cpu interface as well
78 * ---------------------------------------------
79 */
80 ldr x0, =VE_GICC_BASE
81 ldr x1, =BASE_GICC_BASE
Dan Handleyea451572014-05-15 14:53:30 +010082 fvp_choose_gicmmap x0, x1, x2, w2, x1
Vikram Kanigiri96377452014-04-24 11:02:16 +010083 mov w0, #(IRQ_BYP_DIS_GRP1 | FIQ_BYP_DIS_GRP1)
84 orr w0, w0, #(IRQ_BYP_DIS_GRP0 | FIQ_BYP_DIS_GRP0)
85 str w0, [x1, #GICC_CTLR]
86
87 /* ---------------------------------------------
88 * There is no sane reason to come out of this
89 * wfi so panic if we do. This cpu will be pow-
90 * ered on and reset by the cpu_on pm api
91 * ---------------------------------------------
92 */
93 dsb sy
94 wfi
95cb_panic:
96 b cb_panic
Sandrine Bailleuxd47c9a52015-10-02 14:35:25 +010097#else
98 mov_imm x0, PLAT_ARM_TRUSTED_MAILBOX_BASE
99
100 /* Wait until the entrypoint gets populated */
101poll_mailbox:
102 ldr x1, [x0]
103 cbz x1, 1f
104 br x1
1051:
106 wfe
107 b poll_mailbox
108#endif /* EL3_PAYLOAD_BASE */
Kévin Petita877c252015-03-24 14:03:57 +0000109endfunc plat_secondary_cold_boot_setup
Vikram Kanigiri96377452014-04-24 11:02:16 +0100110
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100111 /* ---------------------------------------------------------------------
Soby Mathewfec4eb72015-07-01 16:16:20 +0100112 * unsigned long plat_get_my_entrypoint (void);
Vikram Kanigiri96377452014-04-24 11:02:16 +0100113 *
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100114 * Main job of this routine is to distinguish between a cold and warm
115 * boot. On FVP, this information can be queried from the power
116 * controller. The Power Control SYS Status Register (PSYSR) indicates
117 * the wake-up reason for the CPU.
118 *
119 * For a cold boot, return 0.
120 * For a warm boot, read the mailbox and return the address it contains.
Vikram Kanigiri96377452014-04-24 11:02:16 +0100121 *
Vikram Kanigiri96377452014-04-24 11:02:16 +0100122 * TODO: PSYSR is a common register and should be
123 * accessed using locks. Since its not possible
124 * to use locks immediately after a cold reset
125 * we are relying on the fact that after a cold
126 * reset all cpus will read the same WK field
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100127 * ---------------------------------------------------------------------
Vikram Kanigiri96377452014-04-24 11:02:16 +0100128 */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100129func plat_get_my_entrypoint
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100130 /* ---------------------------------------------------------------------
131 * When bit PSYSR.WK indicates either "Wake by PPONR" or "Wake by GIC
132 * WakeRequest signal" then it is a warm boot.
133 * ---------------------------------------------------------------------
134 */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100135 mrs x2, mpidr_el1
Vikram Kanigiri96377452014-04-24 11:02:16 +0100136 ldr x1, =PWRC_BASE
137 str w2, [x1, #PSYSR_OFF]
138 ldr w2, [x1, #PSYSR_OFF]
Soby Mathew2ae23192015-04-30 12:27:41 +0100139 ubfx w2, w2, #PSYSR_WK_SHIFT, #PSYSR_WK_WIDTH
Juan Castillo9a5b56e2014-07-11 10:23:18 +0100140 cmp w2, #WKUP_PPONR
141 beq warm_reset
142 cmp w2, #WKUP_GICREQ
143 beq warm_reset
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100144
145 /* Cold reset */
Juan Castillo9a5b56e2014-07-11 10:23:18 +0100146 mov x0, #0
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100147 ret
148
Vikram Kanigiri96377452014-04-24 11:02:16 +0100149warm_reset:
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100150 /* ---------------------------------------------------------------------
151 * A mailbox is maintained in the trusted SRAM. It is flushed out of the
152 * caches after every update using normal memory so it is safe to read
153 * it here with SO attributes.
154 * ---------------------------------------------------------------------
Vikram Kanigiri96377452014-04-24 11:02:16 +0100155 */
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100156 mov_imm x0, PLAT_ARM_TRUSTED_MAILBOX_BASE
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100157 ldr x0, [x0]
Vikram Kanigiri96377452014-04-24 11:02:16 +0100158 cbz x0, _panic
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100159 ret
160
161 /* ---------------------------------------------------------------------
162 * The power controller indicates this is a warm reset but the mailbox
163 * is empty. This should never happen!
164 * ---------------------------------------------------------------------
165 */
166_panic:
167 b _panic
Soby Mathewfec4eb72015-07-01 16:16:20 +0100168endfunc plat_get_my_entrypoint
Vikram Kanigiri96377452014-04-24 11:02:16 +0100169
Soby Matheweb3bbf12015-06-08 12:32:50 +0100170 /* -----------------------------------------------------
171 * unsigned int plat_is_my_cpu_primary (void);
172 *
173 * Find out whether the current cpu is the primary
174 * cpu.
175 * -----------------------------------------------------
176 */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100177func plat_is_my_cpu_primary
178 mrs x0, mpidr_el1
Juan Castillob3dbeb02014-07-16 15:53:43 +0100179 and x0, x0, #(MPIDR_CLUSTER_MASK | MPIDR_CPU_MASK)
180 cmp x0, #FVP_PRIMARY_CPU
Soby Matheweb3bbf12015-06-08 12:32:50 +0100181 cset w0, eq
Juan Castillob3dbeb02014-07-16 15:53:43 +0100182 ret
Soby Mathewfec4eb72015-07-01 16:16:20 +0100183endfunc plat_is_my_cpu_primary