blob: 33cbe4b79cf7a124d835cfa884b72c7265cdaf21 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Yatharth Kochar9518d022016-03-11 14:20:19 +00002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handleyed6ff952014-05-14 17:44:19 +010031#include <platform_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000035ENTRY(bl31_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010036
37
38MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010039 RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010040}
41
42
43SECTIONS
44{
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000045 . = BL31_BASE;
46 ASSERT(. == ALIGN(4096),
47 "BL31_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000049 ro . : {
50 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000051 *bl31_entrypoint.o(.text*)
52 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000053 *(.rodata*)
Achin Gupta7421b462014-02-01 18:53:26 +000054
Andrew Thoelkee01ea342014-03-18 07:13:52 +000055 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta7421b462014-02-01 18:53:26 +000056 . = ALIGN(8);
57 __RT_SVC_DESCS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000058 KEEP(*(rt_svc_descs))
Achin Gupta7421b462014-02-01 18:53:26 +000059 __RT_SVC_DESCS_END__ = .;
60
Yatharth Kochar9518d022016-03-11 14:20:19 +000061#if ENABLE_PMF
62 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
63 . = ALIGN(8);
64 __PMF_SVC_DESCS_START__ = .;
65 KEEP(*(pmf_svc_descs))
66 __PMF_SVC_DESCS_END__ = .;
67#endif /* ENABLE_PMF */
68
Soby Mathewc704cbc2014-08-14 11:33:56 +010069 /*
70 * Ensure 8-byte alignment for cpu_ops so that its fields are also
71 * aligned. Also ensure cpu_ops inclusion.
72 */
73 . = ALIGN(8);
74 __CPU_OPS_START__ = .;
75 KEEP(*(cpu_ops))
76 __CPU_OPS_END__ = .;
77
Achin Guptab739f222014-01-18 16:50:09 +000078 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000079 __RO_END_UNALIGNED__ = .;
80 /*
81 * Memory page(s) mapped to this section will be marked as read-only,
82 * executable. No RW data from the next section must creep in.
83 * Ensure the rest of the current memory page is unused.
84 */
85 . = NEXT(4096);
86 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010087 } >RAM
88
Soby Mathewc704cbc2014-08-14 11:33:56 +010089 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
90 "cpu_ops not defined for this platform.")
91
Achin Guptae9c4a642015-09-11 16:03:13 +010092 /*
93 * Define a linker symbol to mark start of the RW memory area for this
94 * image.
95 */
96 __RW_START__ = . ;
97
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000098 .data . : {
99 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000100 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000101 __DATA_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100102 } >RAM
103
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100104#ifdef BL31_PROGBITS_LIMIT
Juan Castillo7d199412015-12-14 09:35:25 +0000105 ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.")
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100106#endif
107
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000108 stacks (NOLOAD) : {
109 __STACKS_START__ = .;
110 *(tzfw_normal_stacks)
111 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100112 } >RAM
113
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000114 /*
115 * The .bss section gets initialised to 0 at runtime.
116 * Its base address must be 16-byte aligned.
117 */
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100118 .bss (NOLOAD) : ALIGN(16) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000119 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000120 *(.bss*)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121 *(COMMON)
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100122#if !USE_COHERENT_MEM
123 /*
124 * Bakery locks are stored in normal .bss memory
125 *
126 * Each lock's data is spread across multiple cache lines, one per CPU,
127 * but multiple locks can share the same cache line.
128 * The compiler will allocate enough memory for one CPU's bakery locks,
129 * the remaining cache lines are allocated by the linker script
130 */
131 . = ALIGN(CACHE_WRITEBACK_GRANULE);
132 __BAKERY_LOCK_START__ = .;
133 *(bakery_lock)
134 . = ALIGN(CACHE_WRITEBACK_GRANULE);
Vikram Kanigiri405fafe2015-09-24 15:45:43 +0100135 __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__);
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100136 . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
137 __BAKERY_LOCK_END__ = .;
138#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
139 ASSERT(__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE,
140 "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
141#endif
142#endif
Yatharth Kochar9518d022016-03-11 14:20:19 +0000143
144#if ENABLE_PMF
145 /*
146 * Time-stamps are stored in normal .bss memory
147 *
148 * The compiler will allocate enough memory for one CPU's time-stamps,
149 * the remaining memory for other CPU's is allocated by the
150 * linker script
151 */
152 . = ALIGN(CACHE_WRITEBACK_GRANULE);
153 __PMF_TIMESTAMP_START__ = .;
154 KEEP(*(pmf_timestamp_array))
155 . = ALIGN(CACHE_WRITEBACK_GRANULE);
156 __PMF_PERCPU_TIMESTAMP_END__ = .;
157 __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__);
158 . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1));
159 __PMF_TIMESTAMP_END__ = .;
160#endif /* ENABLE_PMF */
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000161 __BSS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162 } >RAM
163
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000164 /*
Jeenu Viswambharan97cc9ee2014-02-24 15:20:28 +0000165 * The xlat_table section is for full, aligned page tables (4K).
Achin Guptaa0cd9892014-02-09 13:30:38 +0000166 * Removing them from .bss avoids forcing 4K alignment on
167 * the .bss section and eliminates the unecessary zero init
168 */
169 xlat_table (NOLOAD) : {
170 *(xlat_table)
171 } >RAM
172
Soby Mathew2ae20432015-01-08 18:02:44 +0000173#if USE_COHERENT_MEM
Achin Guptaa0cd9892014-02-09 13:30:38 +0000174 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000175 * The base address of the coherent memory section must be page-aligned (4K)
176 * to guarantee that the coherent data are stored on their own pages and
177 * are not mixed with normal data. This is required to set up the correct
178 * memory attributes for the coherent data page tables.
179 */
180 coherent_ram (NOLOAD) : ALIGN(4096) {
181 __COHERENT_RAM_START__ = .;
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100182 /*
183 * Bakery locks are stored in coherent memory
184 *
185 * Each lock's data is contiguous and fully allocated by the compiler
186 */
187 *(bakery_lock)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000188 *(tzfw_coherent_mem)
189 __COHERENT_RAM_END_UNALIGNED__ = .;
190 /*
191 * Memory page(s) mapped to this section will be marked
192 * as device memory. No other unexpected data must creep in.
193 * Ensure the rest of the current memory page is unused.
194 */
195 . = NEXT(4096);
196 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100197 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000198#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100199
Achin Guptae9c4a642015-09-11 16:03:13 +0100200 /*
201 * Define a linker symbol to mark end of the RW memory area for this
202 * image.
203 */
204 __RW_END__ = .;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000205 __BL31_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000207 __BSS_SIZE__ = SIZEOF(.bss);
Soby Mathew2ae20432015-01-08 18:02:44 +0000208#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000209 __COHERENT_RAM_UNALIGNED_SIZE__ =
210 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000211#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100212
Juan Castillo7d199412015-12-14 09:35:25 +0000213 ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214}