blob: 74d0c91169494e2933ebc1d76890e8ee54f78b92 [file] [log] [blame]
Deepak Pandey9cbacf62018-08-08 10:32:51 +05301/*
Werner Lewisfddf8c02023-05-25 15:38:44 +01002 * Copyright (c) 2018-2023, Arm Limited. All rights reserved.
Deepak Pandey9cbacf62018-08-08 10:32:51 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Deepak Pandey9cbacf62018-08-08 10:32:51 +05309
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000010#include <plat/arm/board/common/v2m_def.h>
11#include <plat/arm/common/arm_def.h>
12#include <plat/arm/css/common/css_def.h>
Deepak Pandey9cbacf62018-08-08 10:32:51 +053013
Deepak Pandeyb66a18e2018-12-18 17:10:24 +053014/* UART related constants */
15#define PLAT_ARM_BOOT_UART_BASE 0x2A400000
16#define PLAT_ARM_BOOT_UART_CLK_IN_HZ 50000000
17
Himanshu Sharmaa87b2402022-06-20 06:06:34 +000018/* IOFPGA UART0 */
19#define PLAT_ARM_RUN_UART_BASE 0x1C090000
20#define PLAT_ARM_RUN_UART_CLK_IN_HZ 24000000
Deepak Pandeyb66a18e2018-12-18 17:10:24 +053021
22#define PLAT_ARM_SP_MIN_RUN_UART_BASE 0x2A410000
23#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ 50000000
24
Usama Arif81eb5ce2019-02-11 16:35:42 +000025#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_RUN_UART_BASE
26#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_RUN_UART_CLK_IN_HZ
Deepak Pandeyb66a18e2018-12-18 17:10:24 +053027
Sami Mujawar2f3365b2019-05-09 13:43:30 +010028#define PLAT_ARM_DRAM2_BASE ULL(0x8080000000)
Manoj Kumar69bebd82019-06-21 17:07:13 +010029#define PLAT_ARM_DRAM2_SIZE ULL(0xF80000000)
30
sah016ec01e82021-06-06 14:38:01 +053031#define MAX_IO_DEVICES U(3)
32#define MAX_IO_HANDLES U(4)
33
34#define PLAT_ARM_FLASH_IMAGE_BASE 0x18200000
35#define PLAT_ARM_FLASH_IMAGE_MAX_SIZE 0x00800000
36
37#define PLAT_ARM_NVM_BASE 0x18200000
38#define PLAT_ARM_NVM_SIZE 0x00800000
39
40#if defined NS_BL1U_BASE
41# undef NS_BL1U_BASE
42# define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x00800000))
43#endif
44
45/* Non-volatile counters */
46#define SOC_TRUSTED_NVCTR_BASE 0x7fe70000
47#define TFW_NVCTR_BASE (SOC_TRUSTED_NVCTR_BASE)
48#define TFW_NVCTR_SIZE U(4)
49#define NTFW_CTR_BASE (SOC_TRUSTED_NVCTR_BASE + 0x0004)
50#define NTFW_CTR_SIZE U(4)
51
Manish Pandeyb68e2862019-09-11 17:07:40 +010052/* N1SDP remote chip at 4 TB offset */
53#define PLAT_ARM_REMOTE_CHIP_OFFSET (ULL(1) << 42)
54
55#define N1SDP_REMOTE_DRAM1_BASE ARM_DRAM1_BASE + \
56 PLAT_ARM_REMOTE_CHIP_OFFSET
57#define N1SDP_REMOTE_DRAM1_SIZE ARM_DRAM1_SIZE
58
59#define N1SDP_REMOTE_DRAM2_BASE PLAT_ARM_DRAM2_BASE + \
60 PLAT_ARM_REMOTE_CHIP_OFFSET
61#define N1SDP_REMOTE_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
62
Manoj Kumar69bebd82019-06-21 17:07:13 +010063/*
64 * N1SDP platform supports RDIMMs with ECC capability. To use the ECC
65 * capability, the entire DDR memory space has to be zeroed out before
Manish Pandeyb68e2862019-09-11 17:07:40 +010066 * enabling the ECC bits in DMC620. To access the complete DDR memory
67 * along with remote chip's DDR memory, which is at 4 TB offset, physical
68 * and virtual address space limits are extended to 43-bits.
Manoj Kumar69bebd82019-06-21 17:07:13 +010069 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070070#ifdef __aarch64__
Manish Pandeyb68e2862019-09-11 17:07:40 +010071#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 43)
72#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 43)
Manoj Kumar69bebd82019-06-21 17:07:13 +010073#else
74#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
75#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
76#endif
Deepak Pandeyb66a18e2018-12-18 17:10:24 +053077
Deepak Pandey9cbacf62018-08-08 10:32:51 +053078#if CSS_USE_SCMI_SDS_DRIVER
79#define N1SDP_SCMI_PAYLOAD_BASE 0x45400000
80#else
81#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE 0x45400000
82#endif
83
sah016ec01e82021-06-06 14:38:01 +053084/*
85 * Trusted SRAM in N1SDP is 512 KB but only the bottom 384 KB
86 * is used for trusted board boot flow. The top 128 KB is used
87 * to load AP-BL1 image.
88 */
89#define PLAT_ARM_TRUSTED_SRAM_SIZE 0x00060000 /* 384 KB */
90
91/*
92 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
93 * plus a little space for growth.
94 */
Vishnu Banavath7cac3de2022-06-20 18:20:21 +010095#define PLAT_ARM_MAX_BL1_RW_SIZE 0xC000
sah016ec01e82021-06-06 14:38:01 +053096
97/*
98 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
99 */
100
101#if USE_ROMLIB
102# define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0x1000
103# define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0xe000
104#else
105# define PLAT_ARM_MAX_ROMLIB_RW_SIZE U(0)
106# define PLAT_ARM_MAX_ROMLIB_RO_SIZE U(0)
107#endif
108
109/*
110 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
111 * little space for growth.
112 */
113#if TRUSTED_BOARD_BOOT
Vishnu Banavath7cac3de2022-06-20 18:20:21 +0100114# define PLAT_ARM_MAX_BL2_SIZE 0x22000
sah016ec01e82021-06-06 14:38:01 +0530115#else
116# define PLAT_ARM_MAX_BL2_SIZE 0x14000
117#endif
118
Vishnu Banavath7cac3de2022-06-20 18:20:21 +0100119#define PLAT_ARM_MAX_BL31_SIZE UL(0x40000)
120
121#define PLAT_ARM_SPMC_BASE U(0x08000000)
122#define PLAT_ARM_SPMC_SIZE UL(0x02000000) /* 32 MB */
123
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530124
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530125/*******************************************************************************
126 * N1SDP topology related constants
127 ******************************************************************************/
Manish Pandeyb68e2862019-09-11 17:07:40 +0100128#define N1SDP_MAX_CPUS_PER_CLUSTER U(2)
129#define PLAT_ARM_CLUSTER_COUNT U(2)
130#define PLAT_N1SDP_CHIP_COUNT U(2)
131#define N1SDP_MAX_CLUSTERS_PER_CHIP U(2)
132#define N1SDP_MAX_PE_PER_CPU U(1)
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530133
Manish Pandeyb68e2862019-09-11 17:07:40 +0100134#define PLATFORM_CORE_COUNT (PLAT_N1SDP_CHIP_COUNT * \
135 PLAT_ARM_CLUSTER_COUNT * \
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530136 N1SDP_MAX_CPUS_PER_CLUSTER * \
137 N1SDP_MAX_PE_PER_CPU)
138
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +0530139/* System power domain level */
Manish Pandeyb68e2862019-09-11 17:07:40 +0100140#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL3
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530141
142/*
143 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
144 * plat_arm_mmap array defined for each BL stage.
145 */
sah016ec01e82021-06-06 14:38:01 +0530146
147#ifdef IMAGE_BL1
148# define PLAT_ARM_MMAP_ENTRIES U(6)
149# define MAX_XLAT_TABLES U(5)
150#endif
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530151
sah016ec01e82021-06-06 14:38:01 +0530152#ifdef IMAGE_BL2
153# define PLAT_ARM_MMAP_ENTRIES U(11)
154# define MAX_XLAT_TABLES U(10)
155#endif
156
157#ifdef IMAGE_BL31
158# define PLAT_ARM_MMAP_ENTRIES U(12)
159# define MAX_XLAT_TABLES U(12)
160#endif
161
162/*
163 * Size of cacheable stacks
164 */
165#if defined(IMAGE_BL1)
166# if TRUSTED_BOARD_BOOT
167# define PLATFORM_STACK_SIZE 0x1000
168# else
169# define PLATFORM_STACK_SIZE 0x440
170# endif
171#elif defined(IMAGE_BL2)
172# if TRUSTED_BOARD_BOOT
173# define PLATFORM_STACK_SIZE 0x1000
174# else
175# define PLATFORM_STACK_SIZE 0x400
176# endif
177#elif defined(IMAGE_BL2U)
178# define PLATFORM_STACK_SIZE 0x400
179#elif defined(IMAGE_BL31)
180# if SPM_MM
181# define PLATFORM_STACK_SIZE 0x500
182# else
183# define PLATFORM_STACK_SIZE 0x400
184# endif
185#elif defined(IMAGE_BL32)
186# define PLATFORM_STACK_SIZE 0x440
187#endif
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530188
189#define PLAT_ARM_NSTIMER_FRAME_ID 0
190#define PLAT_CSS_MHU_BASE 0x45000000
Manish Pandeyb68e2862019-09-11 17:07:40 +0100191#define PLAT_MAX_PWR_LVL 2
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530192
Werner Lewisfddf8c02023-05-25 15:38:44 +0100193/* Interrupt handling constants */
194#define N1SDP_IRQ_MMU_TCU1_EVENT_Q_SEC U(257)
195#define N1SDP_IRQ_MMU_TCU1_CMD_SYNC_SEC U(258)
196#define N1SDP_IRQ_MMU_TCU1_GLOBAL U(259)
197#define N1SDP_IRQ_MMU_TCU2_EVENT_Q_SEC U(264)
198#define N1SDP_IRQ_MMU_TCU2_CMD_SYNC_SEC U(265)
199#define N1SDP_IRQ_MMU_TCU2_GLOBAL U(266)
200#define N1SDP_IRQ_CLUSTER0_MHU U(349)
201#define N1SDP_IRQ_CLUSTER1_MHU U(351)
202#define N1SDP_IRQ_P0_REFCLK U(412)
203#define N1SDP_IRQ_P1_REFCLK U(413)
204
205#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
206 ARM_G1S_IRQ_PROPS(grp), \
207 INTR_PROP_DESC(CSS_IRQ_MHU, \
208 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
209 INTR_PROP_DESC(CSS_IRQ_TZ_WDOG, \
210 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
211 INTR_PROP_DESC(CSS_IRQ_SEC_SYS_TIMER, \
212 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
213 INTR_PROP_DESC(N1SDP_IRQ_MMU_TCU1_EVENT_Q_SEC, \
214 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
215 INTR_PROP_DESC(N1SDP_IRQ_MMU_TCU1_CMD_SYNC_SEC, \
216 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
217 INTR_PROP_DESC(N1SDP_IRQ_MMU_TCU1_GLOBAL, \
218 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
219 INTR_PROP_DESC(N1SDP_IRQ_MMU_TCU2_EVENT_Q_SEC, \
220 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
221 INTR_PROP_DESC(N1SDP_IRQ_MMU_TCU2_CMD_SYNC_SEC, \
222 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
223 INTR_PROP_DESC(N1SDP_IRQ_MMU_TCU2_GLOBAL, \
224 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
225 INTR_PROP_DESC(N1SDP_IRQ_CLUSTER0_MHU, \
226 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
227 INTR_PROP_DESC(N1SDP_IRQ_CLUSTER1_MHU, \
228 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
229 INTR_PROP_DESC(N1SDP_IRQ_P0_REFCLK, \
230 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \
231 INTR_PROP_DESC(N1SDP_IRQ_P1_REFCLK, \
232 GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL)
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530233
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530234#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
235
236
Manish Pandeyb68e2862019-09-11 17:07:40 +0100237#define N1SDP_DEVICE_BASE ULL(0x08000000)
238#define N1SDP_DEVICE_SIZE ULL(0x48000000)
239#define N1SDP_REMOTE_DEVICE_BASE N1SDP_DEVICE_BASE + \
240 PLAT_ARM_REMOTE_CHIP_OFFSET
241#define N1SDP_REMOTE_DEVICE_SIZE N1SDP_DEVICE_SIZE
242
sah016ec01e82021-06-06 14:38:01 +0530243/* Real base is 0x0. Changed to load BL1 at this address */
244# define PLAT_ARM_TRUSTED_ROM_BASE 0x04060000
245# define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000 /* 128KB */
246
Manish Pandeyb68e2862019-09-11 17:07:40 +0100247#define N1SDP_MAP_DEVICE MAP_REGION_FLAT( \
248 N1SDP_DEVICE_BASE, \
249 N1SDP_DEVICE_SIZE, \
250 MT_DEVICE | MT_RW | MT_SECURE)
251
252#define ARM_MAP_DRAM1 MAP_REGION_FLAT( \
253 ARM_DRAM1_BASE, \
254 ARM_DRAM1_SIZE, \
255 MT_MEMORY | MT_RW | MT_NS)
256
257#define N1SDP_MAP_REMOTE_DEVICE MAP_REGION_FLAT( \
258 N1SDP_REMOTE_DEVICE_BASE, \
259 N1SDP_REMOTE_DEVICE_SIZE, \
260 MT_DEVICE | MT_RW | MT_SECURE)
261
262#define N1SDP_MAP_REMOTE_DRAM1 MAP_REGION_FLAT( \
263 N1SDP_REMOTE_DRAM1_BASE, \
264 N1SDP_REMOTE_DRAM1_SIZE, \
265 MT_MEMORY | MT_RW | MT_NS)
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530266
Manish Pandeyb68e2862019-09-11 17:07:40 +0100267#define N1SDP_MAP_REMOTE_DRAM2 MAP_REGION_FLAT( \
268 N1SDP_REMOTE_DRAM2_BASE, \
269 N1SDP_REMOTE_DRAM2_SIZE, \
270 MT_MEMORY | MT_RW | MT_NS)
Manoj Kumar69bebd82019-06-21 17:07:13 +0100271
Deepak Pandey9cbacf62018-08-08 10:32:51 +0530272/* GIC related constants */
273#define PLAT_ARM_GICD_BASE 0x30000000
274#define PLAT_ARM_GICC_BASE 0x2C000000
275#define PLAT_ARM_GICR_BASE 0x300C0000
276
277/* Platform ID address */
278#define SSC_VERSION (SSC_REG_BASE + SSC_VERSION_OFFSET)
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000279
Aditya Angadi20b48412019-04-16 11:29:14 +0530280/* Secure Watchdog Constants */
281#define SBSA_SECURE_WDOG_BASE UL(0x2A480000)
282#define SBSA_SECURE_WDOG_TIMEOUT UL(100)
283
Aditya Angadi7f8837b2019-12-31 14:23:53 +0530284/* Number of SCMI channels on the platform */
285#define PLAT_ARM_SCMI_CHANNEL_COUNT U(1)
286
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000287#endif /* PLATFORM_DEF_H */