blob: 743e65c4059f1695ddab4ad92aeeb6c46ee97390 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Yatharth Kochar9518d022016-03-11 14:20:19 +00002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handleyed6ff952014-05-14 17:44:19 +010031#include <platform_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010032
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000035ENTRY(bl31_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010036
37
38MEMORY {
Juan Castillofd8c0772014-09-16 10:40:35 +010039 RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010040}
41
42
43SECTIONS
44{
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000045 . = BL31_BASE;
46 ASSERT(. == ALIGN(4096),
47 "BL31_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010049#if SEPARATE_CODE_AND_RODATA
50 .text . : {
51 __TEXT_START__ = .;
52 *bl31_entrypoint.o(.text*)
53 *(.text*)
54 *(.vectors)
55 . = NEXT(4096);
56 __TEXT_END__ = .;
57 } >RAM
58
59 .rodata . : {
60 __RODATA_START__ = .;
61 *(.rodata*)
62
63 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
64 . = ALIGN(8);
65 __RT_SVC_DESCS_START__ = .;
66 KEEP(*(rt_svc_descs))
67 __RT_SVC_DESCS_END__ = .;
68
69#if ENABLE_PMF
70 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
71 . = ALIGN(8);
72 __PMF_SVC_DESCS_START__ = .;
73 KEEP(*(pmf_svc_descs))
74 __PMF_SVC_DESCS_END__ = .;
75#endif /* ENABLE_PMF */
76
77 /*
78 * Ensure 8-byte alignment for cpu_ops so that its fields are also
79 * aligned. Also ensure cpu_ops inclusion.
80 */
81 . = ALIGN(8);
82 __CPU_OPS_START__ = .;
83 KEEP(*(cpu_ops))
84 __CPU_OPS_END__ = .;
85
86 . = NEXT(4096);
87 __RODATA_END__ = .;
88 } >RAM
89#else
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000090 ro . : {
91 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000092 *bl31_entrypoint.o(.text*)
93 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000094 *(.rodata*)
Achin Gupta7421b462014-02-01 18:53:26 +000095
Andrew Thoelkee01ea342014-03-18 07:13:52 +000096 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta7421b462014-02-01 18:53:26 +000097 . = ALIGN(8);
98 __RT_SVC_DESCS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000099 KEEP(*(rt_svc_descs))
Achin Gupta7421b462014-02-01 18:53:26 +0000100 __RT_SVC_DESCS_END__ = .;
101
Yatharth Kochar9518d022016-03-11 14:20:19 +0000102#if ENABLE_PMF
103 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
104 . = ALIGN(8);
105 __PMF_SVC_DESCS_START__ = .;
106 KEEP(*(pmf_svc_descs))
107 __PMF_SVC_DESCS_END__ = .;
108#endif /* ENABLE_PMF */
109
Soby Mathewc704cbc2014-08-14 11:33:56 +0100110 /*
111 * Ensure 8-byte alignment for cpu_ops so that its fields are also
112 * aligned. Also ensure cpu_ops inclusion.
113 */
114 . = ALIGN(8);
115 __CPU_OPS_START__ = .;
116 KEEP(*(cpu_ops))
117 __CPU_OPS_END__ = .;
118
Achin Guptab739f222014-01-18 16:50:09 +0000119 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000120 __RO_END_UNALIGNED__ = .;
121 /*
122 * Memory page(s) mapped to this section will be marked as read-only,
123 * executable. No RW data from the next section must creep in.
124 * Ensure the rest of the current memory page is unused.
125 */
126 . = NEXT(4096);
127 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128 } >RAM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +0100129#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
Soby Mathewc704cbc2014-08-14 11:33:56 +0100131 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
132 "cpu_ops not defined for this platform.")
133
Achin Guptae9c4a642015-09-11 16:03:13 +0100134 /*
135 * Define a linker symbol to mark start of the RW memory area for this
136 * image.
137 */
138 __RW_START__ = . ;
139
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000140 .data . : {
141 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000142 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000143 __DATA_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144 } >RAM
145
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100146#ifdef BL31_PROGBITS_LIMIT
Juan Castillo7d199412015-12-14 09:35:25 +0000147 ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.")
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100148#endif
149
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000150 stacks (NOLOAD) : {
151 __STACKS_START__ = .;
152 *(tzfw_normal_stacks)
153 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100154 } >RAM
155
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000156 /*
157 * The .bss section gets initialised to 0 at runtime.
158 * Its base address must be 16-byte aligned.
159 */
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100160 .bss (NOLOAD) : ALIGN(16) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000161 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000162 *(.bss*)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100163 *(COMMON)
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100164#if !USE_COHERENT_MEM
165 /*
166 * Bakery locks are stored in normal .bss memory
167 *
168 * Each lock's data is spread across multiple cache lines, one per CPU,
169 * but multiple locks can share the same cache line.
170 * The compiler will allocate enough memory for one CPU's bakery locks,
171 * the remaining cache lines are allocated by the linker script
172 */
173 . = ALIGN(CACHE_WRITEBACK_GRANULE);
174 __BAKERY_LOCK_START__ = .;
175 *(bakery_lock)
176 . = ALIGN(CACHE_WRITEBACK_GRANULE);
Vikram Kanigiri405fafe2015-09-24 15:45:43 +0100177 __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__);
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100178 . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
179 __BAKERY_LOCK_END__ = .;
180#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
181 ASSERT(__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE,
182 "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
183#endif
184#endif
Yatharth Kochar9518d022016-03-11 14:20:19 +0000185
186#if ENABLE_PMF
187 /*
188 * Time-stamps are stored in normal .bss memory
189 *
190 * The compiler will allocate enough memory for one CPU's time-stamps,
191 * the remaining memory for other CPU's is allocated by the
192 * linker script
193 */
194 . = ALIGN(CACHE_WRITEBACK_GRANULE);
195 __PMF_TIMESTAMP_START__ = .;
196 KEEP(*(pmf_timestamp_array))
197 . = ALIGN(CACHE_WRITEBACK_GRANULE);
198 __PMF_PERCPU_TIMESTAMP_END__ = .;
199 __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__);
200 . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1));
201 __PMF_TIMESTAMP_END__ = .;
202#endif /* ENABLE_PMF */
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000203 __BSS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204 } >RAM
205
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000206 /*
Jeenu Viswambharan97cc9ee2014-02-24 15:20:28 +0000207 * The xlat_table section is for full, aligned page tables (4K).
Achin Guptaa0cd9892014-02-09 13:30:38 +0000208 * Removing them from .bss avoids forcing 4K alignment on
209 * the .bss section and eliminates the unecessary zero init
210 */
211 xlat_table (NOLOAD) : {
212 *(xlat_table)
213 } >RAM
214
Soby Mathew2ae20432015-01-08 18:02:44 +0000215#if USE_COHERENT_MEM
Achin Guptaa0cd9892014-02-09 13:30:38 +0000216 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000217 * The base address of the coherent memory section must be page-aligned (4K)
218 * to guarantee that the coherent data are stored on their own pages and
219 * are not mixed with normal data. This is required to set up the correct
220 * memory attributes for the coherent data page tables.
221 */
222 coherent_ram (NOLOAD) : ALIGN(4096) {
223 __COHERENT_RAM_START__ = .;
Andrew Thoelkee466c9f2015-09-10 11:39:36 +0100224 /*
225 * Bakery locks are stored in coherent memory
226 *
227 * Each lock's data is contiguous and fully allocated by the compiler
228 */
229 *(bakery_lock)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000230 *(tzfw_coherent_mem)
231 __COHERENT_RAM_END_UNALIGNED__ = .;
232 /*
233 * Memory page(s) mapped to this section will be marked
234 * as device memory. No other unexpected data must creep in.
235 * Ensure the rest of the current memory page is unused.
236 */
237 . = NEXT(4096);
238 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000240#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241
Achin Guptae9c4a642015-09-11 16:03:13 +0100242 /*
243 * Define a linker symbol to mark end of the RW memory area for this
244 * image.
245 */
246 __RW_END__ = .;
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000247 __BL31_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100248
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000249 __BSS_SIZE__ = SIZEOF(.bss);
Soby Mathew2ae20432015-01-08 18:02:44 +0000250#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000251 __COHERENT_RAM_UNALIGNED_SIZE__ =
252 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000253#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100254
Juan Castillo7d199412015-12-14 09:35:25 +0000255 ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100256}