blob: 3d26056a358a0db343dc4174b40462a34042aacf [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Douglas Raillarda8954fc2017-01-26 15:54:44 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Achin Gupta27b895e2014-05-04 18:38:28 +01007#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +00008#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <assert.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000010#include <bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010011#include <context.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000012#include <context_mgmt.h>
Achin Gupta191e86e2014-05-09 10:03:15 +010013#include <interrupt_mgmt.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <platform.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010015#include <platform_def.h>
Yatharth Kochar6c0566c2015-10-02 17:56:48 +010016#include <smcc_helpers.h>
Andrew Thoelke4e126072014-06-04 21:10:52 +010017#include <string.h>
Douglas Raillarda8954fc2017-01-26 15:54:44 +000018#include <utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000019
Achin Gupta7aea9082014-02-01 07:51:28 +000020
21/*******************************************************************************
22 * Context management library initialisation routine. This library is used by
23 * runtime services to share pointers to 'cpu_context' structures for the secure
24 * and non-secure states. Management of the structures and their associated
25 * memory is not done by the context management library e.g. the PSCI service
26 * manages the cpu context used for entry from and exit to the non-secure state.
27 * The Secure payload dispatcher service manages the context(s) corresponding to
28 * the secure state. It also uses this library to get access to the non-secure
29 * state cpu context pointers.
30 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
31 * which will used for programming an entry into a lower EL. The same context
32 * will used to save state upon exception entry from that EL.
33 ******************************************************************************/
Juan Castillo2d552402014-06-13 17:05:10 +010034void cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000035{
36 /*
37 * The context management library has only global data to intialize, but
38 * that will be done when the BSS is zeroed out
39 */
40}
41
42/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +010043 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke4e126072014-06-04 21:10:52 +010044 * first use, and sets the initial entrypoint state as specified by the
45 * entry_point_info structure.
46 *
47 * The security state to initialize is determined by the SECURE attribute
48 * of the entry_point_info. The function returns a pointer to the initialized
49 * context and sets this as the next context to return to.
50 *
51 * The EE and ST attributes are used to configure the endianess and secure
Soby Mathewb0082d22015-04-09 13:40:55 +010052 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +010053 *
54 * To prepare the register state for entry call cm_prepare_el3_exit() and
55 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
56 * cm_e1_sysreg_context_restore().
57 ******************************************************************************/
Soby Mathewb0082d22015-04-09 13:40:55 +010058static void cm_init_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +010059{
Soby Mathewb0082d22015-04-09 13:40:55 +010060 unsigned int security_state;
Andrew Thoelke4e126072014-06-04 21:10:52 +010061 uint32_t scr_el3;
62 el3_state_t *state;
63 gp_regs_t *gp_regs;
64 unsigned long sctlr_elx;
65
Andrew Thoelke4e126072014-06-04 21:10:52 +010066 assert(ctx);
67
Soby Mathewb0082d22015-04-09 13:40:55 +010068 security_state = GET_SECURITY_STATE(ep->h.attr);
69
Andrew Thoelke4e126072014-06-04 21:10:52 +010070 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +000071 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +010072
73 /*
David Cunadofee86532017-04-13 22:38:29 +010074 * SCR_EL3 was initialised during reset sequence in macro
75 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
76 * affect the next EL.
77 *
78 * The following fields are initially set to zero and then updated to
79 * the required value depending on the state of the SPSR_EL3 and the
80 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +010081 */
82 scr_el3 = read_scr();
83 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
84 SCR_ST_BIT | SCR_HCE_BIT);
David Cunadofee86532017-04-13 22:38:29 +010085 /*
86 * SCR_NS: Set the security state of the next EL.
87 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010088 if (security_state != SECURE)
89 scr_el3 |= SCR_NS_BIT;
David Cunadofee86532017-04-13 22:38:29 +010090 /*
91 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
92 * Exception level as specified by SPSR.
93 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010094 if (GET_RW(ep->spsr) == MODE_RW_64)
95 scr_el3 |= SCR_RW_BIT;
David Cunadofee86532017-04-13 22:38:29 +010096 /*
97 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
98 * Secure timer registers to EL3, from AArch64 state only, if specified
99 * by the entrypoint attributes.
100 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100101 if (EP_GET_ST(ep->h.attr))
102 scr_el3 |= SCR_ST_BIT;
103
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100104#ifndef HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100105 /*
106 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
107 * to EL3 when executing at a lower EL. When executing at EL3, External
108 * Aborts are taken to EL3.
109 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100110 scr_el3 &= ~SCR_EA_BIT;
111#endif
112
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900113#ifdef IMAGE_BL31
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100114 /*
David Cunadofee86532017-04-13 22:38:29 +0100115 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ rounting as
116 * indicated by the interrupt routing model for BL31.
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100117 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100118 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100119#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100120
121 /*
David Cunadofee86532017-04-13 22:38:29 +0100122 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
123 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
124 * next mode is Hyp.
125 */
126 if ((GET_RW(ep->spsr) == MODE_RW_64
127 && GET_EL(ep->spsr) == MODE_EL2)
128 || (GET_RW(ep->spsr) != MODE_RW_64
129 && GET_M32(ep->spsr) == MODE32_hyp)) {
130 scr_el3 |= SCR_HCE_BIT;
131 }
132
133 /*
134 * Initialise SCTLR_EL1 to the reset value corresponding to the target
135 * execution state setting all fields rather than relying of the hw.
136 * Some fields have architecturally UNKNOWN reset values and these are
137 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100138 *
David Cunadofee86532017-04-13 22:38:29 +0100139 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100140 *
David Cunadofee86532017-04-13 22:38:29 +0100141 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
142 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100143 */
144 sctlr_elx = EP_GET_EE(ep->h.attr) ? SCTLR_EE_BIT : 0;
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200145 if (GET_RW(ep->spsr) == MODE_RW_64)
146 sctlr_elx |= SCTLR_EL1_RES1;
Soby Mathewa993c422016-09-29 14:15:57 +0100147 else {
Soby Mathewa993c422016-09-29 14:15:57 +0100148 /*
David Cunadofee86532017-04-13 22:38:29 +0100149 * If the target execution state is AArch32 then the following
150 * fields need to be set.
151 *
152 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
153 * instructions are not trapped to EL1.
154 *
155 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
156 * instructions are not trapped to EL1.
157 *
158 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
159 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100160 */
David Cunadofee86532017-04-13 22:38:29 +0100161 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
162 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100163 }
164
David Cunadofee86532017-04-13 22:38:29 +0100165 /*
166 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
167 * and other EL2 resgisters are set up by cm_preapre_ns_entry() as they
168 * are not part of the stored cpu_context.
169 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100170 write_ctx_reg(get_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
171
Andrew Thoelke4e126072014-06-04 21:10:52 +0100172 /* Populate EL3 state so that we've the right context before doing ERET */
173 state = get_el3state_ctx(ctx);
174 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
175 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
176 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
177
178 /*
179 * Store the X0-X7 value from the entrypoint into the context
180 * Use memcpy as we are in control of the layout of the structures
181 */
182 gp_regs = get_gpregs_ctx(ctx);
183 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
184}
185
186/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100187 * The following function initializes the cpu_context for a CPU specified by
188 * its `cpu_idx` for first use, and sets the initial entrypoint state as
189 * specified by the entry_point_info structure.
190 ******************************************************************************/
191void cm_init_context_by_index(unsigned int cpu_idx,
192 const entry_point_info_t *ep)
193{
194 cpu_context_t *ctx;
195 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
196 cm_init_context_common(ctx, ep);
197}
198
199/*******************************************************************************
200 * The following function initializes the cpu_context for the current CPU
201 * for first use, and sets the initial entrypoint state as specified by the
202 * entry_point_info structure.
203 ******************************************************************************/
204void cm_init_my_context(const entry_point_info_t *ep)
205{
206 cpu_context_t *ctx;
207 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
208 cm_init_context_common(ctx, ep);
209}
210
211/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100212 * Prepare the CPU system registers for first entry into secure or normal world
213 *
214 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
215 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
216 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
217 * For all entries, the EL1 registers are initialized from the cpu_context
218 ******************************************************************************/
219void cm_prepare_el3_exit(uint32_t security_state)
220{
dp-armee3457b2017-05-23 09:32:49 +0100221 uint32_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100222 cpu_context_t *ctx = cm_get_context(security_state);
223
224 assert(ctx);
225
226 if (security_state == NON_SECURE) {
227 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
228 if (scr_el3 & SCR_HCE_BIT) {
229 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
230 sctlr_elx = read_ctx_reg(get_sysregs_ctx(ctx),
231 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800232 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100233 sctlr_elx |= SCTLR_EL2_RES1;
234 write_sctlr_el2(sctlr_elx);
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000235 } else if (EL_IMPLEMENTED(2)) {
David Cunadofee86532017-04-13 22:38:29 +0100236 /*
237 * EL2 present but unused, need to disable safely.
238 * SCTLR_EL2 can be ignored in this case.
239 *
240 * Initialise all fields in HCR_EL2, except HCR_EL2.RW,
241 * to zero so that Non-secure operations do not trap to
242 * EL2.
243 *
244 * HCR_EL2.RW: Set this field to match SCR_EL3.RW
245 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100246 write_hcr_el2((scr_el3 & SCR_RW_BIT) ? HCR_RW_BIT : 0);
247
David Cunadofee86532017-04-13 22:38:29 +0100248 /*
249 * Initialise CPTR_EL2 setting all fields rather than
250 * relying on the hw. All fields have architecturally
251 * UNKNOWN reset values.
252 *
253 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
254 * accesses to the CPACR_EL1 or CPACR from both
255 * Execution states do not trap to EL2.
256 *
257 * CPTR_EL2.TTA: Set to zero so that Non-secure System
258 * register accesses to the trace registers from both
259 * Execution states do not trap to EL2.
260 *
261 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
262 * to SIMD and floating-point functionality from both
263 * Execution states do not trap to EL2.
264 */
265 write_cptr_el2(CPTR_EL2_RESET_VAL &
266 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
267 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100268
David Cunadofee86532017-04-13 22:38:29 +0100269 /*
270 * Initiliase CNTHCTL_EL2. All fields are
271 * architecturally UNKNOWN on reset and are set to zero
272 * except for field(s) listed below.
273 *
274 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
275 * Hyp mode of Non-secure EL0 and EL1 accesses to the
276 * physical timer registers.
277 *
278 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
279 * Hyp mode of Non-secure EL0 and EL1 accesses to the
280 * physical counter registers.
281 */
282 write_cnthctl_el2(CNTHCTL_RESET_VAL |
283 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100284
David Cunadofee86532017-04-13 22:38:29 +0100285 /*
286 * Initialise CNTVOFF_EL2 to zero as it resets to an
287 * architecturally UNKNOWN value.
288 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100289 write_cntvoff_el2(0);
290
David Cunadofee86532017-04-13 22:38:29 +0100291 /*
292 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
293 * MPIDR_EL1 respectively.
294 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100295 write_vpidr_el2(read_midr_el1());
296 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000297
298 /*
David Cunadofee86532017-04-13 22:38:29 +0100299 * Initialise VTTBR_EL2. All fields are architecturally
300 * UNKNOWN on reset.
301 *
302 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
303 * 2 address translation is disabled, cache maintenance
304 * operations depend on the VMID.
305 *
306 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
307 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000308 */
David Cunadofee86532017-04-13 22:38:29 +0100309 write_vttbr_el2(VTTBR_RESET_VAL &
310 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
311 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
312
David Cunado5f55e282016-10-31 17:37:34 +0000313 /*
David Cunadofee86532017-04-13 22:38:29 +0100314 * Initialise MDCR_EL2, setting all fields rather than
315 * relying on hw. Some fields are architecturally
316 * UNKNOWN on reset.
317 *
dp-armee3457b2017-05-23 09:32:49 +0100318 * MDCR_EL2.TPMS (ARM v8.2): Do not trap statistical
319 * profiling controls to EL2.
320 *
321 * MDCR_EL2.E2PB (ARM v8.2): SPE enabled in non-secure
322 * state. Accesses to profiling buffer controls at
323 * non-secure EL1 are not trapped to EL2.
324 *
David Cunadofee86532017-04-13 22:38:29 +0100325 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
326 * EL1 System register accesses to the Debug ROM
327 * registers are not trapped to EL2.
328 *
329 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
330 * System register accesses to the powerdown debug
331 * registers are not trapped to EL2.
332 *
333 * MDCR_EL2.TDA: Set to zero so that System register
334 * accesses to the debug registers do not trap to EL2.
335 *
336 * MDCR_EL2.TDE: Set to zero so that debug exceptions
337 * are not routed to EL2.
338 *
339 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
340 * Monitors.
341 *
342 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
343 * EL1 accesses to all Performance Monitors registers
344 * are not trapped to EL2.
345 *
346 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
347 * and EL1 accesses to the PMCR_EL0 or PMCR are not
348 * trapped to EL2.
349 *
350 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
351 * architecturally-defined reset value.
David Cunado5f55e282016-10-31 17:37:34 +0000352 */
dp-armee3457b2017-05-23 09:32:49 +0100353 mdcr_el2 = ((MDCR_EL2_RESET_VAL |
David Cunadofee86532017-04-13 22:38:29 +0100354 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
355 >> PMCR_EL0_N_SHIFT)) &
356 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT
357 | MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT
358 | MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT
359 | MDCR_EL2_TPMCR_BIT));
dp-armee3457b2017-05-23 09:32:49 +0100360
361#if ENABLE_SPE_FOR_LOWER_ELS
362 uint64_t id_aa64dfr0_el1;
363
364 /* Detect if SPE is implemented */
365 id_aa64dfr0_el1 = read_id_aa64dfr0_el1() >>
366 ID_AA64DFR0_PMS_SHIFT;
367 if ((id_aa64dfr0_el1 & ID_AA64DFR0_PMS_MASK) == 1) {
368 /*
369 * Make sure traps to EL2 are not generated if
370 * EL2 is implemented but not used.
371 */
372 mdcr_el2 &= ~MDCR_EL2_TPMS;
373 mdcr_el2 |= MDCR_EL2_E2PB(MDCR_EL2_E2PB_EL1);
374 }
375#endif
376
377 write_mdcr_el2(mdcr_el2);
378
David Cunadoc14b08e2016-11-25 00:21:59 +0000379 /*
David Cunadofee86532017-04-13 22:38:29 +0100380 * Initialise HSTR_EL2. All fields are architecturally
381 * UNKNOWN on reset.
382 *
383 * HSTR_EL2.T<n>: Set all these fields to zero so that
384 * Non-secure EL0 or EL1 accesses to System registers
385 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000386 */
David Cunadofee86532017-04-13 22:38:29 +0100387 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000388 /*
David Cunadofee86532017-04-13 22:38:29 +0100389 * Initialise CNTHP_CTL_EL2. All fields are
390 * architecturally UNKNOWN on reset.
391 *
392 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
393 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000394 */
David Cunadofee86532017-04-13 22:38:29 +0100395 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
396 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100397 }
398 }
399
400 el1_sysregs_context_restore(get_sysregs_ctx(ctx));
401
402 cm_set_next_context(ctx);
403}
404
405/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100406 * The next four functions are used by runtime services to save and restore
407 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000408 * state.
409 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000410void cm_el1_sysregs_context_save(uint32_t security_state)
411{
Dan Handleye2712bc2014-04-10 15:37:22 +0100412 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000413
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100414 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000415 assert(ctx);
416
417 el1_sysregs_context_save(get_sysregs_ctx(ctx));
dp-armee3457b2017-05-23 09:32:49 +0100418 el1_sysregs_context_save_post_ops();
Achin Gupta7aea9082014-02-01 07:51:28 +0000419}
420
421void cm_el1_sysregs_context_restore(uint32_t security_state)
422{
Dan Handleye2712bc2014-04-10 15:37:22 +0100423 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000424
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100425 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000426 assert(ctx);
427
428 el1_sysregs_context_restore(get_sysregs_ctx(ctx));
429}
430
431/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100432 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
433 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000434 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100435void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000436{
Dan Handleye2712bc2014-04-10 15:37:22 +0100437 cpu_context_t *ctx;
438 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000439
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100440 ctx = cm_get_context(security_state);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000441 assert(ctx);
442
Andrew Thoelke4e126072014-06-04 21:10:52 +0100443 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000444 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000445 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000446}
447
448/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100449 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
450 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000451 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100452void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100453 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000454{
Dan Handleye2712bc2014-04-10 15:37:22 +0100455 cpu_context_t *ctx;
456 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000457
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100458 ctx = cm_get_context(security_state);
Achin Gupta607084e2014-02-09 18:24:19 +0000459 assert(ctx);
460
461 /* Populate EL3 state so that ERET jumps to the correct entry */
462 state = get_el3state_ctx(ctx);
463 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100464 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000465}
466
467/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100468 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
469 * pertaining to the given security state using the value and bit position
470 * specified in the parameters. It preserves all other bits.
471 ******************************************************************************/
472void cm_write_scr_el3_bit(uint32_t security_state,
473 uint32_t bit_pos,
474 uint32_t value)
475{
476 cpu_context_t *ctx;
477 el3_state_t *state;
478 uint32_t scr_el3;
479
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100480 ctx = cm_get_context(security_state);
Achin Gupta27b895e2014-05-04 18:38:28 +0100481 assert(ctx);
482
483 /* Ensure that the bit position is a valid one */
484 assert((1 << bit_pos) & SCR_VALID_BIT_MASK);
485
486 /* Ensure that the 'value' is only a bit wide */
487 assert(value <= 1);
488
489 /*
490 * Get the SCR_EL3 value from the cpu context, clear the desired bit
491 * and set it to its new value.
492 */
493 state = get_el3state_ctx(ctx);
494 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
495 scr_el3 &= ~(1 << bit_pos);
496 scr_el3 |= value << bit_pos;
497 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
498}
499
500/*******************************************************************************
501 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
502 * given security state.
503 ******************************************************************************/
504uint32_t cm_get_scr_el3(uint32_t security_state)
505{
506 cpu_context_t *ctx;
507 el3_state_t *state;
508
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100509 ctx = cm_get_context(security_state);
Achin Gupta27b895e2014-05-04 18:38:28 +0100510 assert(ctx);
511
512 /* Populate EL3 state so that ERET jumps to the correct entry */
513 state = get_el3state_ctx(ctx);
514 return read_ctx_reg(state, CTX_SCR_EL3);
515}
516
517/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000518 * This function is used to program the context that's used for exception
519 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
520 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000521 ******************************************************************************/
522void cm_set_next_eret_context(uint32_t security_state)
523{
Dan Handleye2712bc2014-04-10 15:37:22 +0100524 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000525
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100526 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000527 assert(ctx);
528
Andrew Thoelke4e126072014-06-04 21:10:52 +0100529 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000530}