Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 2 | * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved. |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 7 | #ifndef JUNO_DEF_H |
| 8 | #define JUNO_DEF_H |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 9 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 10 | #include <utils_def.h> |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 11 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 12 | /******************************************************************************* |
| 13 | * Juno memory map related constants |
| 14 | ******************************************************************************/ |
Sandrine Bailleux | fd8f898 | 2015-02-04 14:06:10 +0000 | [diff] [blame] | 15 | |
| 16 | /* Board revisions */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 17 | #define REV_JUNO_R0 U(0x1) /* Rev B */ |
| 18 | #define REV_JUNO_R1 U(0x2) /* Rev C */ |
| 19 | #define REV_JUNO_R2 U(0x3) /* Rev D */ |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 20 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 21 | /* Bypass offset from start of NOR flash */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 22 | #define BL1_ROM_BYPASS_OFFSET UL(0x03EC0000) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 23 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 24 | #define EMMC_BASE UL(0x0c000000) |
| 25 | #define EMMC_SIZE UL(0x04000000) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 26 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 27 | #define PSRAM_BASE UL(0x14000000) |
| 28 | #define PSRAM_SIZE UL(0x02000000) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 29 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 30 | #define JUNO_SSC_VER_PART_NUM U(0x030) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 31 | |
| 32 | /******************************************************************************* |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 33 | * Juno topology related constants |
| 34 | ******************************************************************************/ |
| 35 | #define JUNO_CLUSTER_COUNT 2 |
| 36 | #define JUNO_CLUSTER0_CORE_COUNT 2 |
| 37 | #define JUNO_CLUSTER1_CORE_COUNT 4 |
| 38 | |
| 39 | /******************************************************************************* |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 40 | * TZC-400 related constants |
| 41 | ******************************************************************************/ |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 42 | #define TZC400_NSAID_CCI400 0 /* Note: Same as default NSAID!! */ |
| 43 | #define TZC400_NSAID_PCIE 1 |
| 44 | #define TZC400_NSAID_HDLCD0 2 |
| 45 | #define TZC400_NSAID_HDLCD1 3 |
| 46 | #define TZC400_NSAID_USB 4 |
| 47 | #define TZC400_NSAID_DMA330 5 |
| 48 | #define TZC400_NSAID_THINLINKS 6 |
| 49 | #define TZC400_NSAID_AP 9 |
| 50 | #define TZC400_NSAID_GPU 10 |
| 51 | #define TZC400_NSAID_SCP 11 |
| 52 | #define TZC400_NSAID_CORESIGHT 12 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 53 | |
Juan Castillo | 21b0419 | 2014-08-12 17:24:30 +0100 | [diff] [blame] | 54 | /******************************************************************************* |
dp-arm | 8f59e15 | 2017-02-27 12:21:43 +0000 | [diff] [blame] | 55 | * TRNG related constants |
| 56 | ******************************************************************************/ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 57 | #define TRNG_BASE UL(0x7FE60000) |
dp-arm | 8f59e15 | 2017-02-27 12:21:43 +0000 | [diff] [blame] | 58 | #define TRNG_NOUTPUTS 4 |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 59 | #define TRNG_STATUS UL(0x10) |
| 60 | #define TRNG_INTMASK UL(0x14) |
| 61 | #define TRNG_CONFIG UL(0x18) |
| 62 | #define TRNG_CONTROL UL(0x1C) |
dp-arm | b3263b3 | 2017-02-28 14:43:15 +0000 | [diff] [blame] | 63 | #define TRNG_NBYTES 16 /* Number of bytes generated per round. */ |
dp-arm | 8f59e15 | 2017-02-27 12:21:43 +0000 | [diff] [blame] | 64 | |
| 65 | /******************************************************************************* |
Robin Murphy | 0f1d666 | 2015-01-09 14:30:58 +0000 | [diff] [blame] | 66 | * MMU-401 related constants |
| 67 | ******************************************************************************/ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 68 | #define MMU401_SSD_OFFSET UL(0x4000) |
| 69 | #define MMU401_DMA330_BASE UL(0x7fb00000) |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 70 | |
Vikram Kanigiri | f3bcea2 | 2015-06-24 17:51:09 +0100 | [diff] [blame] | 71 | /******************************************************************************* |
| 72 | * Interrupt handling constants |
| 73 | ******************************************************************************/ |
| 74 | #define JUNO_IRQ_DMA_SMMU 126 |
| 75 | #define JUNO_IRQ_HDLCD0_SMMU 128 |
| 76 | #define JUNO_IRQ_HDLCD1_SMMU 130 |
| 77 | #define JUNO_IRQ_USB_SMMU 132 |
| 78 | #define JUNO_IRQ_THIN_LINKS_SMMU 134 |
| 79 | #define JUNO_IRQ_SEC_I2C 137 |
| 80 | #define JUNO_IRQ_GPU_SMMU_1 73 |
| 81 | #define JUNO_IRQ_ETR_SMMU 75 |
Robin Murphy | 0f1d666 | 2015-01-09 14:30:58 +0000 | [diff] [blame] | 82 | |
Roberto Vargas | bcca6c6 | 2018-06-11 16:15:35 +0100 | [diff] [blame] | 83 | /******************************************************************************* |
| 84 | * Memprotect definitions |
| 85 | ******************************************************************************/ |
| 86 | /* PSCI memory protect definitions: |
| 87 | * This variable is stored in a non-secure flash because some ARM reference |
| 88 | * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT |
| 89 | * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions. |
| 90 | */ |
| 91 | #define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \ |
| 92 | V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE) |
| 93 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 94 | #endif /* JUNO_DEF_H */ |