blob: dc2ab7748b54f74f3e2b6fdc03c5989529d4d0dd [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
Soby Mathew0d786072016-03-24 16:56:29 +00002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <assert.h>
32#include <bl_common.h>
33#include <arch.h>
34#include <arch_helpers.h>
35#include <context.h>
36#include <context_mgmt.h>
37#include <cpu_data.h>
38#include <debug.h>
39#include <platform.h>
dp-arm3cac7862016-09-19 11:18:44 +010040#include <pmf.h>
41#include <runtime_instr.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010042#include <stddef.h>
43#include "psci_private.h"
44
Soby Mathew991d42c2015-06-29 16:30:12 +010045/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010046 * This function does generic and platform specific operations after a wake-up
47 * from standby/retention states at multiple power levels.
Soby Mathew991d42c2015-06-29 16:30:12 +010048 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +010049static void psci_suspend_to_standby_finisher(unsigned int cpu_idx,
Soby Mathew85dbf5a2015-04-07 12:16:56 +010050 unsigned int end_pwrlvl)
Soby Mathew991d42c2015-06-29 16:30:12 +010051{
Achin Gupta9b2bf252016-06-28 16:46:15 +010052 psci_power_state_t state_info;
53
Soby Mathew85dbf5a2015-04-07 12:16:56 +010054 psci_acquire_pwr_domain_locks(end_pwrlvl,
55 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010056
Soby Mathew85dbf5a2015-04-07 12:16:56 +010057 /*
Achin Gupta9b2bf252016-06-28 16:46:15 +010058 * Find out which retention states this CPU has exited from until the
59 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
60 * state as a result of state coordination amongst other CPUs post wfi.
61 */
62 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
63
64 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +010065 * Plat. management: Allow the platform to do operations
66 * on waking up from retention.
67 */
Achin Gupta9b2bf252016-06-28 16:46:15 +010068 psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +010069
Soby Mathew85dbf5a2015-04-07 12:16:56 +010070 /*
71 * Set the requested and target state of this CPU and all the higher
72 * power domain levels for this CPU to run.
73 */
74 psci_set_pwr_domains_to_run(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010075
Soby Mathew85dbf5a2015-04-07 12:16:56 +010076 psci_release_pwr_domain_locks(end_pwrlvl,
77 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010078}
79
80/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010081 * This function does generic and platform specific suspend to power down
82 * operations.
Soby Mathew991d42c2015-06-29 16:30:12 +010083 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010084static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +010085 entry_point_info_t *ep,
86 psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +010087{
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010088 unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
89
Soby Mathew85dbf5a2015-04-07 12:16:56 +010090 /* Save PSCI target power level for the suspend finisher handler */
91 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010092
Soby Mathew85dbf5a2015-04-07 12:16:56 +010093 /*
94 * Flush the target power level as it will be accessed on power up with
95 * Data cache disabled.
96 */
97 flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010098
Soby Mathew85dbf5a2015-04-07 12:16:56 +010099 /*
100 * Call the cpu suspend handler registered by the Secure Payload
101 * Dispatcher to let it do any book-keeping. If the handler encounters an
102 * error, it's expected to assert within
103 */
104 if (psci_spd_pm && psci_spd_pm->svc_suspend)
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100105 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100106
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100107 /*
108 * Store the re-entry information for the non-secure world.
109 */
110 cm_init_my_context(ep);
Soby Mathew991d42c2015-06-29 16:30:12 +0100111
dp-arm2d92de62016-11-15 13:25:30 +0000112#if ENABLE_RUNTIME_INSTRUMENTATION
113
114 /*
115 * Flush cache line so that even if CPU power down happens
116 * the timestamp update is reflected in memory.
117 */
118 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
119 RT_INSTR_ENTER_CFLUSH,
120 PMF_CACHE_MAINT);
121#endif
122
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100123 /*
124 * Arch. management. Perform the necessary steps to flush all
125 * cpu caches. Currently we assume that the power level correspond
126 * the cache level.
127 * TODO : Introduce a mechanism to query the cache level to flush
128 * and the cpu-ops power down to perform from the platform.
129 */
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100130 psci_do_pwrdown_cache_maintenance(max_off_lvl);
dp-arm2d92de62016-11-15 13:25:30 +0000131
132#if ENABLE_RUNTIME_INSTRUMENTATION
133 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
134 RT_INSTR_EXIT_CFLUSH,
135 PMF_NO_CACHE_MAINT);
136#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100137}
138
139/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +0100140 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100141 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100142 * at higher levels until the target power level will be suspended as well. It
143 * coordinates with the platform to negotiate the target state for each of
144 * the power domain level till the target power domain level. It then performs
145 * generic, architectural, platform setup and state management required to
146 * suspend that power domain level and power domain levels below it.
147 * e.g. For a cpu that's to be suspended, it could mean programming the
148 * power controller whereas for a cluster that's to be suspended, it will call
149 * the platform specific code which will disable coherency at the interconnect
150 * level if the cpu is the last in the cluster and also the program the power
151 * controller.
Soby Mathew991d42c2015-06-29 16:30:12 +0100152 *
153 * All the required parameter checks are performed at the beginning and after
Soby Mathew6b8b3022015-06-30 11:00:24 +0100154 * the state transition has been done, no further error is expected and it is
155 * not possible to undo any of the actions taken beyond that point.
Soby Mathew991d42c2015-06-29 16:30:12 +0100156 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100157void psci_cpu_suspend_start(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100158 unsigned int end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100159 psci_power_state_t *state_info,
160 unsigned int is_power_down_state)
Soby Mathew991d42c2015-06-29 16:30:12 +0100161{
162 int skip_wfi = 0;
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100163 unsigned int idx = plat_my_core_pos();
Soby Mathew991d42c2015-06-29 16:30:12 +0100164
165 /*
166 * This function must only be called on platforms where the
167 * CPU_SUSPEND platform hooks have been implemented.
168 */
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100169 assert(psci_plat_pm_ops->pwr_domain_suspend &&
170 psci_plat_pm_ops->pwr_domain_suspend_finish);
Soby Mathew991d42c2015-06-29 16:30:12 +0100171
172 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100173 * This function acquires the lock corresponding to each power
Soby Mathew991d42c2015-06-29 16:30:12 +0100174 * level so that by the time all locks are taken, the system topology
175 * is snapshot and state management can be done safely.
176 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100177 psci_acquire_pwr_domain_locks(end_pwrlvl,
178 idx);
Soby Mathew991d42c2015-06-29 16:30:12 +0100179
180 /*
181 * We check if there are any pending interrupts after the delay
182 * introduced by lock contention to increase the chances of early
183 * detection that a wake-up interrupt has fired.
184 */
185 if (read_isr_el1()) {
186 skip_wfi = 1;
187 goto exit;
188 }
189
190 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100191 * This function is passed the requested state info and
192 * it returns the negotiated state info for each power level upto
193 * the end level specified.
Soby Mathew991d42c2015-06-29 16:30:12 +0100194 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100195 psci_do_state_coordination(end_pwrlvl, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100196
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100197#if ENABLE_PSCI_STAT
198 /* Update the last cpu for each level till end_pwrlvl */
199 psci_stats_update_pwr_down(end_pwrlvl, state_info);
200#endif
201
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100202 if (is_power_down_state)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100203 psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100204
Soby Mathew6b8b3022015-06-30 11:00:24 +0100205 /*
206 * Plat. management: Allow the platform to perform the
207 * necessary actions to turn off this cpu e.g. set the
208 * platform defined mailbox with the psci entrypoint,
209 * program the power controller etc.
210 */
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100211 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100212
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100213#if ENABLE_PSCI_STAT
214 /*
215 * Capture time-stamp while entering low power state.
216 * No cache maintenance needed because caches are off
217 * and writes are direct to main memory.
218 */
219 PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_ENTER_LOW_PWR,
220 PMF_NO_CACHE_MAINT);
221#endif
222
Soby Mathew991d42c2015-06-29 16:30:12 +0100223exit:
224 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100225 * Release the locks corresponding to each power level in the
Soby Mathew991d42c2015-06-29 16:30:12 +0100226 * reverse order to which they were acquired.
227 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100228 psci_release_pwr_domain_locks(end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100229 idx);
230 if (skip_wfi)
231 return;
232
Soby Mathew6a816412016-04-27 14:46:28 +0100233 if (is_power_down_state) {
dp-arm3cac7862016-09-19 11:18:44 +0100234#if ENABLE_RUNTIME_INSTRUMENTATION
235
236 /*
237 * Update the timestamp with cache off. We assume this
238 * timestamp can only be read from the current CPU and the
239 * timestamp cache line will be flushed before return to
240 * normal world on wakeup.
241 */
242 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
243 RT_INSTR_ENTER_HW_LOW_PWR,
244 PMF_NO_CACHE_MAINT);
245#endif
246
Soby Mathew6a816412016-04-27 14:46:28 +0100247 /* The function calls below must not return */
248 if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi)
249 psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
250 else
251 psci_power_down_wfi();
252 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100253
dp-arm3cac7862016-09-19 11:18:44 +0100254#if ENABLE_RUNTIME_INSTRUMENTATION
255 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
256 RT_INSTR_ENTER_HW_LOW_PWR,
257 PMF_NO_CACHE_MAINT);
258#endif
259
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100260 /*
261 * We will reach here if only retention/standby states have been
262 * requested at multiple power levels. This means that the cpu
263 * context will be preserved.
264 */
265 wfi();
266
dp-arm3cac7862016-09-19 11:18:44 +0100267#if ENABLE_RUNTIME_INSTRUMENTATION
268 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
269 RT_INSTR_EXIT_HW_LOW_PWR,
270 PMF_NO_CACHE_MAINT);
271#endif
272
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100273 /*
274 * After we wake up from context retaining suspend, call the
275 * context retaining suspend finisher.
276 */
Achin Gupta9b2bf252016-06-28 16:46:15 +0100277 psci_suspend_to_standby_finisher(idx, end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100278}
279
280/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100281 * The following functions finish an earlier suspend request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100282 * are called by the common finisher routine in psci_common.c. The `state_info`
283 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100284 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100285void psci_cpu_suspend_finish(unsigned int cpu_idx,
286 psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100287{
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100288 unsigned int counter_freq;
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100289 unsigned int max_off_lvl;
Soby Mathew991d42c2015-06-29 16:30:12 +0100290
Soby Mathew991d42c2015-06-29 16:30:12 +0100291 /* Ensure we have been woken up from a suspended state */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100292 assert(psci_get_aff_info_state() == AFF_STATE_ON && is_local_state_off(\
293 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]));
Soby Mathew991d42c2015-06-29 16:30:12 +0100294
295 /*
296 * Plat. management: Perform the platform specific actions
297 * before we change the state of the cpu e.g. enabling the
298 * gic or zeroing the mailbox register. If anything goes
299 * wrong then assert as there is no way to recover from this
300 * situation.
301 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100302 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100303
304 /*
305 * Arch. management: Enable the data cache, manage stack memory and
306 * restore the stashed EL3 architectural context from the 'cpu_context'
307 * structure for this cpu.
308 */
309 psci_do_pwrup_cache_maintenance();
310
311 /* Re-init the cntfrq_el0 register */
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100312 counter_freq = plat_get_syscnt_freq2();
Soby Mathew991d42c2015-06-29 16:30:12 +0100313 write_cntfrq_el0(counter_freq);
314
315 /*
316 * Call the cpu suspend finish handler registered by the Secure Payload
317 * Dispatcher to let it do any bookeeping. If the handler encounters an
318 * error, it's expected to assert within
319 */
320 if (psci_spd_pm && psci_spd_pm->svc_suspend) {
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100321 max_off_lvl = psci_find_max_off_lvl(state_info);
322 assert (max_off_lvl != PSCI_INVALID_PWR_LVL);
323 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100324 }
325
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100326 /* Invalidate the suspend level for the cpu */
Soby Mathew011ca182015-07-29 17:05:03 +0100327 psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL);
Soby Mathew991d42c2015-06-29 16:30:12 +0100328
329 /*
330 * Generic management: Now we just need to retrieve the
331 * information that we had stashed away during the suspend
332 * call to set this cpu on its way.
333 */
334 cm_prepare_el3_exit(NON_SECURE);
Soby Mathew991d42c2015-06-29 16:30:12 +0100335}