blob: 02cbbf3555ba0379c10fa5dc8de50b5673b9c908 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Soby Mathewa0fedc42016-06-16 14:52:04 +01002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PSCI_H__
32#define __PSCI_H__
33
Soby Mathew523d6332015-01-08 18:02:19 +000034#include <bakery_lock.h>
Soby Mathew981487a2015-07-13 14:10:57 +010035#include <platform_def.h> /* for PLAT_NUM_PWR_DOMAINS */
36#if ENABLE_PLAT_COMPAT
37#include <psci_compat.h>
38#endif
Dan Handley2bd4ef22014-04-09 13:14:54 +010039
Achin Gupta4f6ad662013-10-25 09:08:21 +010040/*******************************************************************************
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +000041 * Number of power domains whose state this PSCI implementation can track
Soby Mathew523d6332015-01-08 18:02:19 +000042 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +010043#ifdef PLAT_NUM_PWR_DOMAINS
44#define PSCI_NUM_PWR_DOMAINS PLAT_NUM_PWR_DOMAINS
Soby Mathew523d6332015-01-08 18:02:19 +000045#else
Soby Mathew981487a2015-07-13 14:10:57 +010046#define PSCI_NUM_PWR_DOMAINS (2 * PLATFORM_CORE_COUNT)
Soby Mathew523d6332015-01-08 18:02:19 +000047#endif
48
Soby Mathew981487a2015-07-13 14:10:57 +010049#define PSCI_NUM_NON_CPU_PWR_DOMAINS (PSCI_NUM_PWR_DOMAINS - \
50 PLATFORM_CORE_COUNT)
51
52/* This is the power level corresponding to a CPU */
53#define PSCI_CPU_PWR_LVL 0
54
55/*
56 * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND
57 * uses the old power_state parameter format which has 2 bits to specify the
58 * power level, this constant is defined to be 3.
59 */
60#define PSCI_MAX_PWR_LVL 3
61
Soby Mathew523d6332015-01-08 18:02:19 +000062/*******************************************************************************
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +000063 * Defines for runtime services function ids
Achin Gupta4f6ad662013-10-25 09:08:21 +010064 ******************************************************************************/
65#define PSCI_VERSION 0x84000000
66#define PSCI_CPU_SUSPEND_AARCH32 0x84000001
67#define PSCI_CPU_SUSPEND_AARCH64 0xc4000001
68#define PSCI_CPU_OFF 0x84000002
69#define PSCI_CPU_ON_AARCH32 0x84000003
70#define PSCI_CPU_ON_AARCH64 0xc4000003
71#define PSCI_AFFINITY_INFO_AARCH32 0x84000004
72#define PSCI_AFFINITY_INFO_AARCH64 0xc4000004
73#define PSCI_MIG_AARCH32 0x84000005
74#define PSCI_MIG_AARCH64 0xc4000005
75#define PSCI_MIG_INFO_TYPE 0x84000006
76#define PSCI_MIG_INFO_UP_CPU_AARCH32 0x84000007
77#define PSCI_MIG_INFO_UP_CPU_AARCH64 0xc4000007
Jeenu Viswambharan1814a3e2014-02-28 10:08:33 +000078#define PSCI_SYSTEM_OFF 0x84000008
Achin Gupta4f6ad662013-10-25 09:08:21 +010079#define PSCI_SYSTEM_RESET 0x84000009
Soby Mathew6cdddaf2015-01-07 11:10:22 +000080#define PSCI_FEATURES 0x8400000A
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +010081#define PSCI_NODE_HW_STATE_AARCH32 0x8400000d
82#define PSCI_NODE_HW_STATE_AARCH64 0xc400000d
Soby Mathew96168382014-12-17 14:47:57 +000083#define PSCI_SYSTEM_SUSPEND_AARCH32 0x8400000E
84#define PSCI_SYSTEM_SUSPEND_AARCH64 0xc400000E
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010085#define PSCI_STAT_RESIDENCY_AARCH32 0x84000010
86#define PSCI_STAT_RESIDENCY_AARCH64 0xc4000010
87#define PSCI_STAT_COUNT_AARCH32 0x84000011
88#define PSCI_STAT_COUNT_AARCH64 0xc4000011
Soby Mathew6cdddaf2015-01-07 11:10:22 +000089
90/* Macro to help build the psci capabilities bitfield */
91#define define_psci_cap(x) (1 << (x & 0x1f))
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
Jeenu Viswambharan1814a3e2014-02-28 10:08:33 +000093/*
Juan Castillo4dc4a472014-08-12 11:17:06 +010094 * Number of PSCI calls (above) implemented
Jeenu Viswambharan1814a3e2014-02-28 10:08:33 +000095 */
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010096#if ENABLE_PSCI_STAT
97#define PSCI_NUM_CALLS 22
98#else
Soby Mathew96168382014-12-17 14:47:57 +000099#define PSCI_NUM_CALLS 18
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100100#endif
Jeenu Viswambharan1814a3e2014-02-28 10:08:33 +0000101
Soby Mathewd0194872016-04-29 19:01:30 +0100102/* The macros below are used to identify PSCI calls from the SMC function ID */
103#define PSCI_FID_MASK 0xffe0u
104#define PSCI_FID_VALUE 0u
105#define is_psci_fid(_fid) \
106 (((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE)
107
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108/*******************************************************************************
109 * PSCI Migrate and friends
110 ******************************************************************************/
111#define PSCI_TOS_UP_MIG_CAP 0
112#define PSCI_TOS_NOT_UP_MIG_CAP 1
Achin Gupta607084e2014-02-09 18:24:19 +0000113#define PSCI_TOS_NOT_PRESENT_MP 2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115/*******************************************************************************
116 * PSCI CPU_SUSPEND 'power_state' parameter specific defines
117 ******************************************************************************/
Achin Gupta994dfce2013-10-26 13:10:31 +0100118#define PSTATE_ID_SHIFT 0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119
Soby Mathew981487a2015-07-13 14:10:57 +0100120#if PSCI_EXTENDED_STATE_ID
121#define PSTATE_VALID_MASK 0xB0000000
122#define PSTATE_TYPE_SHIFT 30
123#define PSTATE_ID_MASK 0xfffffff
124#else
125#define PSTATE_VALID_MASK 0xFCFE0000
126#define PSTATE_TYPE_SHIFT 16
127#define PSTATE_PWR_LVL_SHIFT 24
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128#define PSTATE_ID_MASK 0xffff
Soby Mathew981487a2015-07-13 14:10:57 +0100129#define PSTATE_PWR_LVL_MASK 0x3
130
131#define psci_get_pstate_pwrlvl(pstate) (((pstate) >> PSTATE_PWR_LVL_SHIFT) & \
132 PSTATE_PWR_LVL_MASK)
133#define psci_make_powerstate(state_id, type, pwrlvl) \
134 (((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\
135 (((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\
136 (((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT)
137#endif /* __PSCI_EXTENDED_STATE_ID__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100138
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000139#define PSTATE_TYPE_STANDBY 0x0
140#define PSTATE_TYPE_POWERDOWN 0x1
Soby Mathew981487a2015-07-13 14:10:57 +0100141#define PSTATE_TYPE_MASK 0x1
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000142
Soby Mathew96168382014-12-17 14:47:57 +0000143#define psci_get_pstate_id(pstate) (((pstate) >> PSTATE_ID_SHIFT) & \
Soby Mathew74e52a72014-10-02 16:56:51 +0100144 PSTATE_ID_MASK)
Soby Mathew96168382014-12-17 14:47:57 +0000145#define psci_get_pstate_type(pstate) (((pstate) >> PSTATE_TYPE_SHIFT) & \
Soby Mathew74e52a72014-10-02 16:56:51 +0100146 PSTATE_TYPE_MASK)
Soby Mathew981487a2015-07-13 14:10:57 +0100147#define psci_check_power_state(pstate) ((pstate) & PSTATE_VALID_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100148
149/*******************************************************************************
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000150 * PSCI CPU_FEATURES feature flag specific defines
151 ******************************************************************************/
152/* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */
153#define FF_PSTATE_SHIFT 1
154#define FF_PSTATE_ORIG 0
155#define FF_PSTATE_EXTENDED 1
Soby Mathew981487a2015-07-13 14:10:57 +0100156#if PSCI_EXTENDED_STATE_ID
157#define FF_PSTATE FF_PSTATE_EXTENDED
158#else
159#define FF_PSTATE FF_PSTATE_ORIG
160#endif
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000161
162/* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */
163#define FF_MODE_SUPPORT_SHIFT 0
164#define FF_SUPPORTS_OS_INIT_MODE 1
165
166/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167 * PSCI version
168 ******************************************************************************/
Soby Mathew1df077b2015-01-15 11:49:58 +0000169#define PSCI_MAJOR_VER (1 << 16)
170#define PSCI_MINOR_VER 0x0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100171
172/*******************************************************************************
173 * PSCI error codes
174 ******************************************************************************/
175#define PSCI_E_SUCCESS 0
176#define PSCI_E_NOT_SUPPORTED -1
177#define PSCI_E_INVALID_PARAMS -2
178#define PSCI_E_DENIED -3
179#define PSCI_E_ALREADY_ON -4
180#define PSCI_E_ON_PENDING -5
181#define PSCI_E_INTERN_FAIL -6
182#define PSCI_E_NOT_PRESENT -7
183#define PSCI_E_DISABLED -8
Soby Mathewf1f97a12015-07-15 12:13:26 +0100184#define PSCI_E_INVALID_ADDRESS -9
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185
Soby Mathew011ca182015-07-29 17:05:03 +0100186#define PSCI_INVALID_MPIDR ~((u_register_t)0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
Soby Mathew981487a2015-07-13 14:10:57 +0100188#ifndef __ASSEMBLY__
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189
Soby Mathew981487a2015-07-13 14:10:57 +0100190#include <stdint.h>
191#include <types.h>
192
193/*
194 * These are the states reported by the PSCI_AFFINITY_INFO API for the specified
195 * CPU. The definitions of these states can be found in Section 5.7.1 in the
196 * PSCI specification (ARM DEN 0022C).
197 */
198typedef enum {
199 AFF_STATE_ON = 0,
200 AFF_STATE_OFF = 1,
201 AFF_STATE_ON_PENDING = 2
202} aff_info_state_t;
203
204/*
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100205 * These are the power states reported by PSCI_NODE_HW_STATE API for the
206 * specified CPU. The definitions of these states can be found in Section 5.15.3
207 * of PSCI specification (ARM DEN 0022C).
208 */
209typedef enum {
210 HW_ON = 0,
211 HW_OFF = 1,
212 HW_STANDBY = 2
213} node_hw_state_t;
214
215/*
Soby Mathew981487a2015-07-13 14:10:57 +0100216 * Macro to represent invalid affinity level within PSCI.
217 */
Soby Mathew011ca182015-07-29 17:05:03 +0100218#define PSCI_INVALID_PWR_LVL (PLAT_MAX_PWR_LVL + 1)
Vikram Kanigirif100f412014-04-01 19:26:26 +0100219
Soby Mathew981487a2015-07-13 14:10:57 +0100220/*
221 * Type for representing the local power state at a particular level.
222 */
223typedef uint8_t plat_local_state_t;
224
225/* The local state macro used to represent RUN state. */
226#define PSCI_LOCAL_STATE_RUN 0
Achin Gupta75f73672013-12-05 16:33:10 +0000227
Soby Mathew981487a2015-07-13 14:10:57 +0100228/*
229 * Macro to test whether the plat_local_state is RUN state
230 */
231#define is_local_state_run(plat_local_state) \
232 ((plat_local_state) == PSCI_LOCAL_STATE_RUN)
Vikram Kanigirif100f412014-04-01 19:26:26 +0100233
Soby Mathew981487a2015-07-13 14:10:57 +0100234/*
235 * Macro to test whether the plat_local_state is RETENTION state
236 */
237#define is_local_state_retn(plat_local_state) \
238 (((plat_local_state) > PSCI_LOCAL_STATE_RUN) && \
239 ((plat_local_state) <= PLAT_MAX_RET_STATE))
Vikram Kanigirif100f412014-04-01 19:26:26 +0100240
Soby Mathew981487a2015-07-13 14:10:57 +0100241/*
242 * Macro to test whether the plat_local_state is OFF state
243 */
244#define is_local_state_off(plat_local_state) \
245 (((plat_local_state) > PLAT_MAX_RET_STATE) && \
246 ((plat_local_state) <= PLAT_MAX_OFF_STATE))
Dan Handley2bd4ef22014-04-09 13:14:54 +0100247
Soby Mathew981487a2015-07-13 14:10:57 +0100248/*****************************************************************************
249 * This data structure defines the representation of the power state parameter
250 * for its exchange between the generic PSCI code and the platform port. For
251 * example, it is used by the platform port to specify the requested power
252 * states during a power management operation. It is used by the generic code to
253 * inform the platform about the target power states that each level should
254 * enter.
255 ****************************************************************************/
256typedef struct psci_power_state {
257 /*
258 * The pwr_domain_state[] stores the local power state at each level
259 * for the CPU.
260 */
261 plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + 1];
262} psci_power_state_t;
Dan Handley2bd4ef22014-04-09 13:14:54 +0100263
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100264/*******************************************************************************
265 * Structure used to store per-cpu information relevant to the PSCI service.
266 * It is populated in the per-cpu data array. In return we get a guarantee that
267 * this information will not reside on a cache line shared with another cpu.
268 ******************************************************************************/
269typedef struct psci_cpu_data {
Soby Mathew981487a2015-07-13 14:10:57 +0100270 /* State as seen by PSCI Affinity Info API */
271 aff_info_state_t aff_info_state;
Soby Mathew011ca182015-07-29 17:05:03 +0100272
Soby Mathew981487a2015-07-13 14:10:57 +0100273 /*
274 * Highest power level which takes part in a power management
275 * operation.
276 */
Soby Mathew011ca182015-07-29 17:05:03 +0100277 unsigned char target_pwrlvl;
278
Soby Mathew981487a2015-07-13 14:10:57 +0100279 /* The local power state of this CPU */
280 plat_local_state_t local_state;
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100281} psci_cpu_data_t;
Dan Handley2bd4ef22014-04-09 13:14:54 +0100282
Achin Gupta4f6ad662013-10-25 09:08:21 +0100283/*******************************************************************************
284 * Structure populated by platform specific code to export routines which
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000285 * perform common low level power management functions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100286 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100287typedef struct plat_psci_ops {
288 void (*cpu_standby)(plat_local_state_t cpu_state);
289 int (*pwr_domain_on)(u_register_t mpidr);
290 void (*pwr_domain_off)(const psci_power_state_t *target_state);
291 void (*pwr_domain_suspend)(const psci_power_state_t *target_state);
292 void (*pwr_domain_on_finish)(const psci_power_state_t *target_state);
293 void (*pwr_domain_suspend_finish)(
294 const psci_power_state_t *target_state);
Soby Mathew6a816412016-04-27 14:46:28 +0100295 void (*pwr_domain_pwr_down_wfi)(
296 const psci_power_state_t *target_state) __dead2;
Juan Castillo4dc4a472014-08-12 11:17:06 +0100297 void (*system_off)(void) __dead2;
298 void (*system_reset)(void) __dead2;
Soby Mathew981487a2015-07-13 14:10:57 +0100299 int (*validate_power_state)(unsigned int power_state,
300 psci_power_state_t *req_state);
Soby Mathew011ca182015-07-29 17:05:03 +0100301 int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint);
Soby Mathew981487a2015-07-13 14:10:57 +0100302 void (*get_sys_suspend_power_state)(
303 psci_power_state_t *req_state);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100304 int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state,
305 int pwrlvl);
306 int (*translate_power_state_by_mpidr)(u_register_t mpidr,
307 unsigned int power_state,
308 psci_power_state_t *output_state);
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100309 int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level);
Soby Mathew981487a2015-07-13 14:10:57 +0100310} plat_psci_ops_t;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100311
312/*******************************************************************************
Achin Gupta607084e2014-02-09 18:24:19 +0000313 * Optional structure populated by the Secure Payload Dispatcher to be given a
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000314 * chance to perform any bookkeeping before PSCI executes a power management
Achin Gupta607084e2014-02-09 18:24:19 +0000315 * operation. It also allows PSCI to determine certain properties of the SP e.g.
316 * migrate capability etc.
317 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100318typedef struct spd_pm_ops {
Soby Mathewa0fedc42016-06-16 14:52:04 +0100319 void (*svc_on)(u_register_t target_cpu);
320 int32_t (*svc_off)(u_register_t __unused);
321 void (*svc_suspend)(u_register_t max_off_pwrlvl);
322 void (*svc_on_finish)(u_register_t __unused);
323 void (*svc_suspend_finish)(u_register_t max_off_pwrlvl);
324 int32_t (*svc_migrate)(u_register_t from_cpu, u_register_t to_cpu);
325 int32_t (*svc_migrate_info)(u_register_t *resident_cpu);
Juan Castillo4dc4a472014-08-12 11:17:06 +0100326 void (*svc_system_off)(void);
327 void (*svc_system_reset)(void);
Dan Handleye2712bc2014-04-10 15:37:22 +0100328} spd_pm_ops_t;
Achin Gupta607084e2014-02-09 18:24:19 +0000329
330/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100331 * Function & Data prototypes
332 ******************************************************************************/
Dan Handleya17fefa2014-05-14 12:38:32 +0100333unsigned int psci_version(void);
Soby Mathew011ca182015-07-29 17:05:03 +0100334int psci_cpu_on(u_register_t target_cpu,
335 uintptr_t entrypoint,
336 u_register_t context_id);
337int psci_cpu_suspend(unsigned int power_state,
338 uintptr_t entrypoint,
339 u_register_t context_id);
340int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id);
341int psci_cpu_off(void);
342int psci_affinity_info(u_register_t target_affinity,
343 unsigned int lowest_affinity_level);
344int psci_migrate(u_register_t target_cpu);
Soby Mathew110fe362014-10-23 10:35:34 +0100345int psci_migrate_info_type(void);
346long psci_migrate_info_up_cpu(void);
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100347int psci_node_hw_state(u_register_t target_cpu,
348 unsigned int power_level);
Soby Mathew011ca182015-07-29 17:05:03 +0100349int psci_features(unsigned int psci_fid);
Dan Handleya17fefa2014-05-14 12:38:32 +0100350void __dead2 psci_power_down_wfi(void);
Soby Mathewd0194872016-04-29 19:01:30 +0100351void psci_arch_setup(void);
352
353/*
354 * The below API is deprecated. This is now replaced by bl31_warmboot_entry in
355 * AArch64.
356 */
357void psci_entrypoint(void) __deprecated;
358
359/*******************************************************************************
360 * Forward declarations
361 ******************************************************************************/
362struct entry_point_info;
363
364/******************************************************************************
365 * PSCI Library Interfaces
366 *****************************************************************************/
367u_register_t psci_smc_handler(uint32_t smc_fid,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100368 u_register_t x1,
369 u_register_t x2,
370 u_register_t x3,
371 u_register_t x4,
Dan Handleya17fefa2014-05-14 12:38:32 +0100372 void *cookie,
373 void *handle,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100374 u_register_t flags);
Soby Mathewd0194872016-04-29 19:01:30 +0100375int psci_setup(uintptr_t mailbox_ep);
376void psci_warmboot_entrypoint(void);
377void psci_register_spd_pm_hook(const spd_pm_ops_t *pm);
Soby Mathew89d90dc2016-05-05 14:11:23 +0100378void psci_prepare_next_non_secure_ctx(
379 struct entry_point_info *next_image_info);
Dan Handley27f6e7d2014-04-23 15:22:18 +0100380
Achin Gupta4f6ad662013-10-25 09:08:21 +0100381#endif /*__ASSEMBLY__*/
382
Achin Gupta4f6ad662013-10-25 09:08:21 +0100383#endif /* __PSCI_H__ */