blob: 7a9ce287a06bb916a6161406efa08efecd1839fc [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <string.h>
9
Varun Wadekarabd153c2015-09-14 09:31:39 +053010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Varun Wadekara64806a2016-01-05 15:17:41 -080014#include <context.h>
Harvey Hsiehfbdfce12016-11-23 19:13:08 +080015#include <cortex_a57.h>
Varun Wadekar89645092016-02-09 14:55:44 -080016#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/psci/psci.h>
19#include <plat/common/platform.h>
20
Varun Wadekarabd153c2015-09-14 09:31:39 +053021#include <mce.h>
Varun Wadekarb8776152016-03-03 13:52:52 -080022#include <smmu.h>
Varun Wadekar782c83d2017-03-14 14:25:35 -070023#include <t18x_ari.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053024#include <tegra_private.h>
25
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010026extern void memcpy16(void *dest, const void *src, unsigned int length);
27
Varun Wadekard66ee542016-02-29 10:24:30 -080028extern void prepare_cpu_pwr_dwn(void);
Varun Wadekar93bed2a2016-03-18 13:07:33 -070029extern void tegra186_cpu_reset_handler(void);
Varun Wadekar27155fc2017-04-20 18:56:09 -070030extern uint32_t __tegra186_cpu_reset_handler_end,
31 __tegra186_smmu_context;
Varun Wadekard66ee542016-02-29 10:24:30 -080032
Anthony Zhou5d1bb052017-03-03 16:23:08 +080033/* TZDRAM offset for saving SMMU context */
34#define TEGRA186_SMMU_CTX_OFFSET 16UL
35
Varun Wadekar42236572016-01-18 19:03:19 -080036/* state id mask */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080037#define TEGRA186_STATE_ID_MASK 0xFU
Varun Wadekar42236572016-01-18 19:03:19 -080038/* constants to get power state's wake time */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080039#define TEGRA186_WAKE_TIME_MASK 0x0FFFFFF0U
40#define TEGRA186_WAKE_TIME_SHIFT 4U
Varun Wadekar698e7c62016-03-28 15:05:03 -070041/* default core wake mask for CPU_SUSPEND */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080042#define TEGRA186_CORE_WAKE_MASK 0x180cU
Varun Wadekarb8776152016-03-03 13:52:52 -080043/* context size to save during system suspend */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080044#define TEGRA186_SE_CONTEXT_SIZE 3U
Varun Wadekar42236572016-01-18 19:03:19 -080045
Varun Wadekarb8776152016-03-03 13:52:52 -080046static uint32_t se_regs[TEGRA186_SE_CONTEXT_SIZE];
Anthony Zhou5d1bb052017-03-03 16:23:08 +080047static struct tegra_psci_percpu_data {
48 uint32_t wake_time;
49} __aligned(CACHE_WRITEBACK_GRANULE) tegra_percpu_data[PLATFORM_CORE_COUNT];
Varun Wadekar42236572016-01-18 19:03:19 -080050
Anthony Zhou5d1bb052017-03-03 16:23:08 +080051int32_t tegra_soc_validate_power_state(uint32_t power_state,
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080052 psci_power_state_t *req_state)
Varun Wadekar921b9062015-08-25 17:03:14 +053053{
Anthony Zhou5d1bb052017-03-03 16:23:08 +080054 uint8_t state_id = (uint8_t)psci_get_pstate_id(power_state) & TEGRA186_STATE_ID_MASK;
55 uint32_t cpu = plat_my_core_pos();
56 int32_t ret = PSCI_E_SUCCESS;
Varun Wadekar89645092016-02-09 14:55:44 -080057
Krishna Sitaraman86569d12016-08-18 15:41:21 -070058 /* save the core wake time (in TSC ticks)*/
Anthony Zhou5d1bb052017-03-03 16:23:08 +080059 tegra_percpu_data[cpu].wake_time = (power_state & TEGRA186_WAKE_TIME_MASK)
Krishna Sitaraman86569d12016-08-18 15:41:21 -070060 << TEGRA186_WAKE_TIME_SHIFT;
Varun Wadekar42236572016-01-18 19:03:19 -080061
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070062 /*
63 * Clean percpu_data[cpu] to DRAM. This needs to be done to ensure that
64 * the correct value is read in tegra_soc_pwr_domain_suspend(), which
65 * is called with caches disabled. It is possible to read a stale value
66 * from DRAM in that function, because the L2 cache is not flushed
67 * unless the cluster is entering CC6/CC7.
68 */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080069 clean_dcache_range((uint64_t)&tegra_percpu_data[cpu],
70 sizeof(tegra_percpu_data[cpu]));
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070071
Varun Wadekar42236572016-01-18 19:03:19 -080072 /* Sanity check the requested state id */
73 switch (state_id) {
74 case PSTATE_ID_CORE_IDLE:
75 case PSTATE_ID_CORE_POWERDN:
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070076
77 /* Core powerdown request */
Varun Wadekar42236572016-01-18 19:03:19 -080078 req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070079 req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
Varun Wadekar42236572016-01-18 19:03:19 -080080
81 break;
82
83 default:
84 ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
Anthony Zhou5d1bb052017-03-03 16:23:08 +080085 ret = PSCI_E_INVALID_PARAMS;
86 break;
Varun Wadekar42236572016-01-18 19:03:19 -080087 }
88
Anthony Zhou5d1bb052017-03-03 16:23:08 +080089 return ret;
Varun Wadekar42236572016-01-18 19:03:19 -080090}
91
Anthony Zhou5d1bb052017-03-03 16:23:08 +080092int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekar42236572016-01-18 19:03:19 -080093{
94 const plat_local_state_t *pwr_domain_state;
Anthony Zhou5d1bb052017-03-03 16:23:08 +080095 uint8_t stateid_afflvl0, stateid_afflvl2;
96 uint32_t cpu = plat_my_core_pos();
97 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070098 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekar93bed2a2016-03-18 13:07:33 -070099 uint64_t smmu_ctx_base;
Varun Wadekarb8776152016-03-03 13:52:52 -0800100 uint32_t val;
101
Varun Wadekar42236572016-01-18 19:03:19 -0800102 /* get the state ID */
103 pwr_domain_state = target_state->pwr_domain_state;
104 stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0] &
105 TEGRA186_STATE_ID_MASK;
Varun Wadekarb8776152016-03-03 13:52:52 -0800106 stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
107 TEGRA186_STATE_ID_MASK;
Varun Wadekar42236572016-01-18 19:03:19 -0800108
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700109 if ((stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ||
110 (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN)) {
Varun Wadekar42236572016-01-18 19:03:19 -0800111
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700112 /* Enter CPU idle/powerdown */
113 val = (stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ?
114 TEGRA_ARI_CORE_C6 : TEGRA_ARI_CORE_C7;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800115 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE, (uint64_t)val,
116 tegra_percpu_data[cpu].wake_time, 0U);
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -0800117
Varun Wadekarb8776152016-03-03 13:52:52 -0800118 } else if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
119
Varun Wadekarb8776152016-03-03 13:52:52 -0800120 /* save SE registers */
121 se_regs[0] = mmio_read_32(TEGRA_SE0_BASE +
122 SE_MUTEX_WATCHDOG_NS_LIMIT);
123 se_regs[1] = mmio_read_32(TEGRA_RNG1_BASE +
124 RNG_MUTEX_WATCHDOG_NS_LIMIT);
125 se_regs[2] = mmio_read_32(TEGRA_PKA1_BASE +
126 PKA_MUTEX_WATCHDOG_NS_LIMIT);
127
128 /* save 'Secure Boot' Processor Feature Config Register */
129 val = mmio_read_32(TEGRA_MISC_BASE + MISCREG_PFCFG);
130 mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV6, val);
131
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700132 /* save SMMU context to TZDRAM */
133 smmu_ctx_base = params_from_bl2->tzdram_base +
Varun Wadekar27155fc2017-04-20 18:56:09 -0700134 ((uintptr_t)&__tegra186_smmu_context -
135 (uintptr_t)tegra186_cpu_reset_handler);
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700136 tegra_smmu_save_context((uintptr_t)smmu_ctx_base);
Varun Wadekarb8776152016-03-03 13:52:52 -0800137
138 /* Prepare for system suspend */
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700139 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
140 cstate_info.system = TEGRA_ARI_SYSTEM_SC7;
141 cstate_info.system_state_force = 1;
142 cstate_info.update_wake_mask = 1;
143 mce_update_cstate_info(&cstate_info);
Varun Wadekara9002bb2016-03-28 15:11:43 -0700144 /* Loop until system suspend is allowed */
145 do {
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800146 val = (uint32_t)mce_command_handler(
147 (uint64_t)MCE_CMD_IS_SC7_ALLOWED,
Varun Wadekara9002bb2016-03-28 15:11:43 -0700148 TEGRA_ARI_CORE_C7,
149 MCE_CORE_SLEEP_TIME_INFINITE,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800150 0U);
151 } while (val == 0U);
Varun Wadekara9002bb2016-03-28 15:11:43 -0700152
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700153 /* Instruct the MCE to enter system suspend state */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800154 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
155 TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
156 } else {
157 ; /* do nothing */
Varun Wadekar921b9062015-08-25 17:03:14 +0530158 }
159
160 return PSCI_E_SUCCESS;
161}
Varun Wadekarabd153c2015-09-14 09:31:39 +0530162
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700163/*******************************************************************************
164 * Platform handler to calculate the proper target power level at the
165 * specified affinity level
166 ******************************************************************************/
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800167plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700168 const plat_local_state_t *states,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800169 uint32_t ncpu)
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700170{
171 plat_local_state_t target = *states;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800172 uint32_t pos = 0;
173 plat_local_state_t result = PSCI_LOCAL_STATE_RUN;
174 uint32_t cpu = plat_my_core_pos(), num_cpu = ncpu;
175 int32_t ret, cluster_powerdn = 1;
176 uint64_t core_pos = read_mpidr() & (uint64_t)MPIDR_CPU_MASK;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700177 mce_cstate_info_t cstate_info = { 0 };
178
Varun Wadekar4e49a7b2017-04-06 17:33:31 -0700179 /* get the power state at this level */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800180 if (lvl == (uint32_t)MPIDR_AFFLVL1) {
181 target = states[core_pos];
182 }
183 if (lvl == (uint32_t)MPIDR_AFFLVL2) {
184 target = states[cpu];
185 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700186
187 /* CPU suspend */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800188 if ((lvl == (uint32_t)MPIDR_AFFLVL1) && (target == PSTATE_ID_CORE_POWERDN)) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700189
190 /* Program default wake mask */
191 cstate_info.wake_mask = TEGRA186_CORE_WAKE_MASK;
192 cstate_info.update_wake_mask = 1;
193 mce_update_cstate_info(&cstate_info);
194
195 /* Check if CCx state is allowed. */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800196 ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
197 TEGRA_ARI_CORE_C7, tegra_percpu_data[cpu].wake_time,
198 0U);
199 if (ret != 0) {
200 result = PSTATE_ID_CORE_POWERDN;
201 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700202 }
203
204 /* CPU off */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800205 if ((lvl == (uint32_t)MPIDR_AFFLVL1) && (target == PLAT_MAX_OFF_STATE)) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700206
207 /* find out the number of ON cpus in the cluster */
208 do {
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800209 target = states[pos];
210 if (target != PLAT_MAX_OFF_STATE) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700211 cluster_powerdn = 0;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800212 }
213 --num_cpu;
214 pos++;
215 } while (num_cpu != 0U);
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700216
217 /* Enable cluster powerdn from last CPU in the cluster */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800218 if (cluster_powerdn != 0) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700219
220 /* Enable CC7 state and turn off wake mask */
221 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
222 cstate_info.update_wake_mask = 1;
223 mce_update_cstate_info(&cstate_info);
224
225 /* Check if CCx state is allowed. */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800226 ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700227 TEGRA_ARI_CORE_C7,
228 MCE_CORE_SLEEP_TIME_INFINITE,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800229 0U);
230 if (ret != 0) {
231 result = PSTATE_ID_CORE_POWERDN;
232 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700233
234 } else {
235
236 /* Turn off wake_mask */
237 cstate_info.update_wake_mask = 1;
238 mce_update_cstate_info(&cstate_info);
239 }
240 }
241
242 /* System Suspend */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800243 if (((lvl == (uint32_t)MPIDR_AFFLVL2) || (lvl == (uint32_t)MPIDR_AFFLVL1)) &&
244 (target == PSTATE_ID_SOC_POWERDN)) {
245 result = PSTATE_ID_SOC_POWERDN;
246 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700247
248 /* default state */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800249 return result;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700250}
251
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800252int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700253{
254 const plat_local_state_t *pwr_domain_state =
255 target_state->pwr_domain_state;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800256 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
257 uint8_t stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700258 TEGRA186_STATE_ID_MASK;
Steven Kao235e9c32016-12-23 15:43:17 +0800259 uint64_t val;
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700260
261 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
262 /*
263 * The TZRAM loses power when we enter system suspend. To
264 * allow graceful exit from system suspend, we need to copy
265 * BL3-1 over to TZDRAM.
266 */
267 val = params_from_bl2->tzdram_base +
268 ((uintptr_t)&__tegra186_cpu_reset_handler_end -
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800269 (uintptr_t)&tegra186_cpu_reset_handler);
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700270 memcpy16((void *)(uintptr_t)val, (void *)(uintptr_t)BL31_BASE,
271 (uintptr_t)&__BL31_END__ - (uintptr_t)BL31_BASE);
272 }
273
274 return PSCI_E_SUCCESS;
275}
276
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800277int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530278{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800279 uint32_t target_cpu = mpidr & (uint64_t)MPIDR_CPU_MASK;
Varun Wadekar66231d12017-06-07 09:57:42 -0700280 uint32_t target_cluster = (mpidr & MPIDR_CLUSTER_MASK) >>
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800281 (uint64_t)MPIDR_AFFINITY_BITS;
282 int32_t ret = PSCI_E_SUCCESS;
283
284 if (target_cluster > (uint64_t)MPIDR_AFFLVL1) {
Varun Wadekarabd153c2015-09-14 09:31:39 +0530285
Varun Wadekarabd153c2015-09-14 09:31:39 +0530286 ERROR("%s: unsupported CPU (0x%lx)\n", __func__, mpidr);
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800287 ret = PSCI_E_NOT_PRESENT;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530288
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800289 } else {
290 /* construct the target CPU # */
291 target_cpu |= (target_cluster << 2);
Varun Wadekarabd153c2015-09-14 09:31:39 +0530292
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800293 (void)mce_command_handler((uint64_t)MCE_CMD_ONLINE_CORE, target_cpu, 0U, 0U);
294 }
Varun Wadekarabd153c2015-09-14 09:31:39 +0530295
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800296 return ret;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530297}
298
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800299int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb8776152016-03-03 13:52:52 -0800300{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800301 uint8_t stateid_afflvl2 = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
302 uint8_t stateid_afflvl0 = target_state->pwr_domain_state[MPIDR_AFFLVL0];
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700303 mce_cstate_info_t cstate_info = { 0 };
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800304 uint64_t impl, val;
305 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
306
307 impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
308
309 /*
310 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
311 * A02p and beyond).
312 */
313 if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
314 (impl != (uint64_t)DENVER_IMPL)) {
315
316 val = read_l2ctlr_el1();
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800317 val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800318 write_l2ctlr_el1(val);
319 }
Varun Wadekarb8776152016-03-03 13:52:52 -0800320
321 /*
Varun Wadekar5a402562016-04-29 11:25:46 -0700322 * Reset power state info for CPUs when onlining, we set
323 * deepest power when offlining a core but that may not be
324 * requested by non-secure sw which controls idle states. It
325 * will re-init this info from non-secure software when the
326 * core come online.
Varun Wadekard2da47a2016-04-09 00:40:45 -0700327 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700328 if (stateid_afflvl0 == PLAT_MAX_OFF_STATE) {
329
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700330 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC1;
331 cstate_info.update_wake_mask = 1;
332 mce_update_cstate_info(&cstate_info);
Varun Wadekar5a402562016-04-29 11:25:46 -0700333 }
Varun Wadekard2da47a2016-04-09 00:40:45 -0700334
335 /*
Varun Wadekarb8776152016-03-03 13:52:52 -0800336 * Check if we are exiting from deep sleep and restore SE
337 * context if we are.
338 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700339 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
340
Varun Wadekarb8776152016-03-03 13:52:52 -0800341 mmio_write_32(TEGRA_SE0_BASE + SE_MUTEX_WATCHDOG_NS_LIMIT,
342 se_regs[0]);
343 mmio_write_32(TEGRA_RNG1_BASE + RNG_MUTEX_WATCHDOG_NS_LIMIT,
344 se_regs[1]);
345 mmio_write_32(TEGRA_PKA1_BASE + PKA_MUTEX_WATCHDOG_NS_LIMIT,
346 se_regs[2]);
347
348 /* Init SMMU */
349 tegra_smmu_init();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700350
351 /*
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700352 * Reset power state info for the last core doing SC7
353 * entry and exit, we set deepest power state as CC7
354 * and SC7 for SC7 entry which may not be requested by
355 * non-secure SW which controls idle states.
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700356 */
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700357 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
358 cstate_info.system = TEGRA_ARI_SYSTEM_SC1;
359 cstate_info.update_wake_mask = 1;
360 mce_update_cstate_info(&cstate_info);
Varun Wadekarb8776152016-03-03 13:52:52 -0800361 }
362
363 return PSCI_E_SUCCESS;
364}
365
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800366int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530367{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800368 uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
369
370 (void)target_state;
Varun Wadekara64806a2016-01-05 15:17:41 -0800371
Varun Wadekare26a55a2016-02-26 11:09:21 -0800372 /* Disable Denver's DCO operations */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800373 if (impl == DENVER_IMPL) {
Varun Wadekare26a55a2016-02-26 11:09:21 -0800374 denver_disable_dco();
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800375 }
Varun Wadekare26a55a2016-02-26 11:09:21 -0800376
Varun Wadekarabd153c2015-09-14 09:31:39 +0530377 /* Turn off CPU */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800378 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE, TEGRA_ARI_CORE_C7,
379 MCE_CORE_SLEEP_TIME_INFINITE, 0U);
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700380
381 return PSCI_E_SUCCESS;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530382}
Varun Wadekar782c83d2017-03-14 14:25:35 -0700383
384__dead2 void tegra_soc_prepare_system_off(void)
385{
Varun Wadekar71d0e8d2017-05-17 14:35:33 -0700386 /* power off the entire system */
387 mce_enter_ccplex_state(TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_POWER_OFF);
Varun Wadekard66ee542016-02-29 10:24:30 -0800388
389 wfi();
390
391 /* wait for the system to power down */
392 for (;;) {
393 ;
394 }
Varun Wadekar782c83d2017-03-14 14:25:35 -0700395}
Varun Wadekar38020c92016-01-07 14:36:12 -0800396
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800397int32_t tegra_soc_prepare_system_reset(void)
Varun Wadekar38020c92016-01-07 14:36:12 -0800398{
399 mce_enter_ccplex_state(TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_REBOOT);
400
401 return PSCI_E_SUCCESS;
402}