blob: 6eb18fa6c7b1161261d4ec7f467ca4334b7a2a25 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05305 */
6
Varun Wadekarabd153c2015-09-14 09:31:39 +05307#include <arch.h>
8#include <arch_helpers.h>
Varun Wadekara64806a2016-01-05 15:17:41 -08009#include <assert.h>
10#include <bl_common.h>
11#include <context.h>
12#include <context_mgmt.h>
Varun Wadekarabd153c2015-09-14 09:31:39 +053013#include <debug.h>
Varun Wadekar89645092016-02-09 14:55:44 -080014#include <denver.h>
Varun Wadekarabd153c2015-09-14 09:31:39 +053015#include <mce.h>
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070016#include <platform.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053017#include <psci.h>
Varun Wadekarb8776152016-03-03 13:52:52 -080018#include <smmu.h>
Varun Wadekar93bed2a2016-03-18 13:07:33 -070019#include <string.h>
Varun Wadekar782c83d2017-03-14 14:25:35 -070020#include <t18x_ari.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053021#include <tegra_private.h>
22
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010023extern void memcpy16(void *dest, const void *src, unsigned int length);
24
Varun Wadekard66ee542016-02-29 10:24:30 -080025extern void prepare_cpu_pwr_dwn(void);
Varun Wadekar93bed2a2016-03-18 13:07:33 -070026extern void tegra186_cpu_reset_handler(void);
Varun Wadekar27155fc2017-04-20 18:56:09 -070027extern uint32_t __tegra186_cpu_reset_handler_end,
28 __tegra186_smmu_context;
Varun Wadekard66ee542016-02-29 10:24:30 -080029
Varun Wadekar42236572016-01-18 19:03:19 -080030/* state id mask */
31#define TEGRA186_STATE_ID_MASK 0xF
32/* constants to get power state's wake time */
Krishna Sitaraman86569d12016-08-18 15:41:21 -070033#define TEGRA186_WAKE_TIME_MASK 0x0FFFFFF0
Varun Wadekar42236572016-01-18 19:03:19 -080034#define TEGRA186_WAKE_TIME_SHIFT 4
Varun Wadekar698e7c62016-03-28 15:05:03 -070035/* default core wake mask for CPU_SUSPEND */
36#define TEGRA186_CORE_WAKE_MASK 0x180c
Varun Wadekarb8776152016-03-03 13:52:52 -080037/* context size to save during system suspend */
Varun Wadekar93bed2a2016-03-18 13:07:33 -070038#define TEGRA186_SE_CONTEXT_SIZE 3
Varun Wadekar42236572016-01-18 19:03:19 -080039
Varun Wadekarb8776152016-03-03 13:52:52 -080040static uint32_t se_regs[TEGRA186_SE_CONTEXT_SIZE];
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070041static struct t18x_psci_percpu_data {
42 unsigned int wake_time;
43} __aligned(CACHE_WRITEBACK_GRANULE) percpu_data[PLATFORM_CORE_COUNT];
Varun Wadekar42236572016-01-18 19:03:19 -080044
Varun Wadekard66ee542016-02-29 10:24:30 -080045/* System power down state */
46uint32_t tegra186_system_powerdn_state = TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_POWER_OFF;
47
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080048int32_t tegra_soc_validate_power_state(unsigned int power_state,
49 psci_power_state_t *req_state)
Varun Wadekar921b9062015-08-25 17:03:14 +053050{
Varun Wadekar42236572016-01-18 19:03:19 -080051 int state_id = psci_get_pstate_id(power_state) & TEGRA186_STATE_ID_MASK;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070052 int cpu = plat_my_core_pos();
Varun Wadekar89645092016-02-09 14:55:44 -080053
Krishna Sitaraman86569d12016-08-18 15:41:21 -070054 /* save the core wake time (in TSC ticks)*/
55 percpu_data[cpu].wake_time = (power_state & TEGRA186_WAKE_TIME_MASK)
56 << TEGRA186_WAKE_TIME_SHIFT;
Varun Wadekar42236572016-01-18 19:03:19 -080057
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070058 /*
59 * Clean percpu_data[cpu] to DRAM. This needs to be done to ensure that
60 * the correct value is read in tegra_soc_pwr_domain_suspend(), which
61 * is called with caches disabled. It is possible to read a stale value
62 * from DRAM in that function, because the L2 cache is not flushed
63 * unless the cluster is entering CC6/CC7.
64 */
65 clean_dcache_range((uint64_t)&percpu_data[cpu],
66 sizeof(percpu_data[cpu]));
67
Varun Wadekar42236572016-01-18 19:03:19 -080068 /* Sanity check the requested state id */
69 switch (state_id) {
70 case PSTATE_ID_CORE_IDLE:
71 case PSTATE_ID_CORE_POWERDN:
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070072
73 /* Core powerdown request */
Varun Wadekar42236572016-01-18 19:03:19 -080074 req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070075 req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
Varun Wadekar42236572016-01-18 19:03:19 -080076
77 break;
78
79 default:
80 ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
81 return PSCI_E_INVALID_PARAMS;
82 }
83
84 return PSCI_E_SUCCESS;
85}
86
87int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
88{
89 const plat_local_state_t *pwr_domain_state;
Varun Wadekarb8776152016-03-03 13:52:52 -080090 unsigned int stateid_afflvl0, stateid_afflvl2;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070091 int cpu = plat_my_core_pos();
Varun Wadekar93bed2a2016-03-18 13:07:33 -070092 plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070093 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekar93bed2a2016-03-18 13:07:33 -070094 uint64_t smmu_ctx_base;
Varun Wadekarb8776152016-03-03 13:52:52 -080095 uint32_t val;
96
Varun Wadekar42236572016-01-18 19:03:19 -080097 /* get the state ID */
98 pwr_domain_state = target_state->pwr_domain_state;
99 stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0] &
100 TEGRA186_STATE_ID_MASK;
Varun Wadekarb8776152016-03-03 13:52:52 -0800101 stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
102 TEGRA186_STATE_ID_MASK;
Varun Wadekar42236572016-01-18 19:03:19 -0800103
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700104 if ((stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ||
105 (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN)) {
Varun Wadekar42236572016-01-18 19:03:19 -0800106
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700107 /* Enter CPU idle/powerdown */
108 val = (stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ?
109 TEGRA_ARI_CORE_C6 : TEGRA_ARI_CORE_C7;
110 (void)mce_command_handler(MCE_CMD_ENTER_CSTATE, val,
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -0700111 percpu_data[cpu].wake_time, 0);
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -0800112
Varun Wadekarb8776152016-03-03 13:52:52 -0800113 } else if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
114
Varun Wadekarb8776152016-03-03 13:52:52 -0800115 /* save SE registers */
116 se_regs[0] = mmio_read_32(TEGRA_SE0_BASE +
117 SE_MUTEX_WATCHDOG_NS_LIMIT);
118 se_regs[1] = mmio_read_32(TEGRA_RNG1_BASE +
119 RNG_MUTEX_WATCHDOG_NS_LIMIT);
120 se_regs[2] = mmio_read_32(TEGRA_PKA1_BASE +
121 PKA_MUTEX_WATCHDOG_NS_LIMIT);
122
123 /* save 'Secure Boot' Processor Feature Config Register */
124 val = mmio_read_32(TEGRA_MISC_BASE + MISCREG_PFCFG);
125 mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV6, val);
126
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700127 /* save SMMU context to TZDRAM */
128 smmu_ctx_base = params_from_bl2->tzdram_base +
Varun Wadekar27155fc2017-04-20 18:56:09 -0700129 ((uintptr_t)&__tegra186_smmu_context -
130 (uintptr_t)tegra186_cpu_reset_handler);
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700131 tegra_smmu_save_context((uintptr_t)smmu_ctx_base);
Varun Wadekarb8776152016-03-03 13:52:52 -0800132
133 /* Prepare for system suspend */
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700134 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
135 cstate_info.system = TEGRA_ARI_SYSTEM_SC7;
136 cstate_info.system_state_force = 1;
137 cstate_info.update_wake_mask = 1;
138 mce_update_cstate_info(&cstate_info);
Varun Wadekarb8776152016-03-03 13:52:52 -0800139
Varun Wadekara9002bb2016-03-28 15:11:43 -0700140 /* Loop until system suspend is allowed */
141 do {
142 val = mce_command_handler(MCE_CMD_IS_SC7_ALLOWED,
143 TEGRA_ARI_CORE_C7,
144 MCE_CORE_SLEEP_TIME_INFINITE,
145 0);
146 } while (val == 0);
147
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700148 /* Instruct the MCE to enter system suspend state */
Varun Wadekarb8776152016-03-03 13:52:52 -0800149 (void)mce_command_handler(MCE_CMD_ENTER_CSTATE,
150 TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0);
Varun Wadekar921b9062015-08-25 17:03:14 +0530151 }
152
153 return PSCI_E_SUCCESS;
154}
Varun Wadekarabd153c2015-09-14 09:31:39 +0530155
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700156/*******************************************************************************
157 * Platform handler to calculate the proper target power level at the
158 * specified affinity level
159 ******************************************************************************/
160plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
161 const plat_local_state_t *states,
162 unsigned int ncpu)
163{
164 plat_local_state_t target = *states;
165 int cpu = plat_my_core_pos(), ret, cluster_powerdn = 1;
166 int core_pos = read_mpidr() & MPIDR_CPU_MASK;
167 mce_cstate_info_t cstate_info = { 0 };
168
Varun Wadekar4e49a7b2017-04-06 17:33:31 -0700169 /* get the power state at this level */
170 if (lvl == MPIDR_AFFLVL1)
171 target = *(states + core_pos);
172 if (lvl == MPIDR_AFFLVL2)
173 target = *(states + cpu);
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700174
175 /* CPU suspend */
176 if (lvl == MPIDR_AFFLVL1 && target == PSTATE_ID_CORE_POWERDN) {
177
178 /* Program default wake mask */
179 cstate_info.wake_mask = TEGRA186_CORE_WAKE_MASK;
180 cstate_info.update_wake_mask = 1;
181 mce_update_cstate_info(&cstate_info);
182
183 /* Check if CCx state is allowed. */
184 ret = mce_command_handler(MCE_CMD_IS_CCX_ALLOWED,
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -0700185 TEGRA_ARI_CORE_C7, percpu_data[cpu].wake_time,
186 0);
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700187 if (ret)
188 return PSTATE_ID_CORE_POWERDN;
189 }
190
191 /* CPU off */
192 if (lvl == MPIDR_AFFLVL1 && target == PLAT_MAX_OFF_STATE) {
193
194 /* find out the number of ON cpus in the cluster */
195 do {
196 target = *states++;
197 if (target != PLAT_MAX_OFF_STATE)
198 cluster_powerdn = 0;
199 } while (--ncpu);
200
201 /* Enable cluster powerdn from last CPU in the cluster */
202 if (cluster_powerdn) {
203
204 /* Enable CC7 state and turn off wake mask */
205 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
206 cstate_info.update_wake_mask = 1;
207 mce_update_cstate_info(&cstate_info);
208
209 /* Check if CCx state is allowed. */
210 ret = mce_command_handler(MCE_CMD_IS_CCX_ALLOWED,
211 TEGRA_ARI_CORE_C7,
212 MCE_CORE_SLEEP_TIME_INFINITE,
213 0);
214 if (ret)
215 return PSTATE_ID_CORE_POWERDN;
216
217 } else {
218
219 /* Turn off wake_mask */
220 cstate_info.update_wake_mask = 1;
221 mce_update_cstate_info(&cstate_info);
222 }
223 }
224
225 /* System Suspend */
Varun Wadekar4e49a7b2017-04-06 17:33:31 -0700226 if (((lvl == MPIDR_AFFLVL2) || (lvl == MPIDR_AFFLVL1)) &&
227 (target == PSTATE_ID_SOC_POWERDN))
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700228 return PSTATE_ID_SOC_POWERDN;
229
230 /* default state */
231 return PSCI_LOCAL_STATE_RUN;
232}
233
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700234int tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
235{
236 const plat_local_state_t *pwr_domain_state =
237 target_state->pwr_domain_state;
238 plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
239 unsigned int stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
240 TEGRA186_STATE_ID_MASK;
Steven Kao235e9c32016-12-23 15:43:17 +0800241 uint64_t val;
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700242
243 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
244 /*
245 * The TZRAM loses power when we enter system suspend. To
246 * allow graceful exit from system suspend, we need to copy
247 * BL3-1 over to TZDRAM.
248 */
249 val = params_from_bl2->tzdram_base +
250 ((uintptr_t)&__tegra186_cpu_reset_handler_end -
251 (uintptr_t)tegra186_cpu_reset_handler);
252 memcpy16((void *)(uintptr_t)val, (void *)(uintptr_t)BL31_BASE,
253 (uintptr_t)&__BL31_END__ - (uintptr_t)BL31_BASE);
254 }
255
256 return PSCI_E_SUCCESS;
257}
258
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -0800259int tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530260{
Varun Wadekar66231d12017-06-07 09:57:42 -0700261 uint32_t target_cpu = mpidr & MPIDR_CPU_MASK;
262 uint32_t target_cluster = (mpidr & MPIDR_CLUSTER_MASK) >>
Varun Wadekarabd153c2015-09-14 09:31:39 +0530263 MPIDR_AFFINITY_BITS;
264
265 if (target_cluster > MPIDR_AFFLVL1) {
266 ERROR("%s: unsupported CPU (0x%lx)\n", __func__, mpidr);
267 return PSCI_E_NOT_PRESENT;
268 }
269
270 /* construct the target CPU # */
271 target_cpu |= (target_cluster << 2);
272
273 mce_command_handler(MCE_CMD_ONLINE_CORE, target_cpu, 0, 0);
274
275 return PSCI_E_SUCCESS;
276}
277
Varun Wadekarb8776152016-03-03 13:52:52 -0800278int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
279{
Varun Wadekar5a402562016-04-29 11:25:46 -0700280 int stateid_afflvl2 = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
281 int stateid_afflvl0 = target_state->pwr_domain_state[MPIDR_AFFLVL0];
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700282 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekarb8776152016-03-03 13:52:52 -0800283
284 /*
Varun Wadekar5a402562016-04-29 11:25:46 -0700285 * Reset power state info for CPUs when onlining, we set
286 * deepest power when offlining a core but that may not be
287 * requested by non-secure sw which controls idle states. It
288 * will re-init this info from non-secure software when the
289 * core come online.
Varun Wadekard2da47a2016-04-09 00:40:45 -0700290 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700291 if (stateid_afflvl0 == PLAT_MAX_OFF_STATE) {
292
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700293 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC1;
294 cstate_info.update_wake_mask = 1;
295 mce_update_cstate_info(&cstate_info);
Varun Wadekar5a402562016-04-29 11:25:46 -0700296 }
Varun Wadekard2da47a2016-04-09 00:40:45 -0700297
298 /*
Varun Wadekarb8776152016-03-03 13:52:52 -0800299 * Check if we are exiting from deep sleep and restore SE
300 * context if we are.
301 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700302 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
303
Varun Wadekarb8776152016-03-03 13:52:52 -0800304 mmio_write_32(TEGRA_SE0_BASE + SE_MUTEX_WATCHDOG_NS_LIMIT,
305 se_regs[0]);
306 mmio_write_32(TEGRA_RNG1_BASE + RNG_MUTEX_WATCHDOG_NS_LIMIT,
307 se_regs[1]);
308 mmio_write_32(TEGRA_PKA1_BASE + PKA_MUTEX_WATCHDOG_NS_LIMIT,
309 se_regs[2]);
310
311 /* Init SMMU */
312 tegra_smmu_init();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700313
314 /*
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700315 * Reset power state info for the last core doing SC7
316 * entry and exit, we set deepest power state as CC7
317 * and SC7 for SC7 entry which may not be requested by
318 * non-secure SW which controls idle states.
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700319 */
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700320 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
321 cstate_info.system = TEGRA_ARI_SYSTEM_SC1;
322 cstate_info.update_wake_mask = 1;
323 mce_update_cstate_info(&cstate_info);
Varun Wadekarb8776152016-03-03 13:52:52 -0800324 }
325
326 return PSCI_E_SUCCESS;
327}
328
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -0800329int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530330{
Varun Wadekare26a55a2016-02-26 11:09:21 -0800331 int impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
Varun Wadekara64806a2016-01-05 15:17:41 -0800332
Varun Wadekare26a55a2016-02-26 11:09:21 -0800333 /* Disable Denver's DCO operations */
334 if (impl == DENVER_IMPL)
335 denver_disable_dco();
336
Varun Wadekarabd153c2015-09-14 09:31:39 +0530337 /* Turn off CPU */
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700338 (void)mce_command_handler(MCE_CMD_ENTER_CSTATE, TEGRA_ARI_CORE_C7,
Varun Wadekar89645092016-02-09 14:55:44 -0800339 MCE_CORE_SLEEP_TIME_INFINITE, 0);
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700340
341 return PSCI_E_SUCCESS;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530342}
Varun Wadekar782c83d2017-03-14 14:25:35 -0700343
344__dead2 void tegra_soc_prepare_system_off(void)
345{
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700346 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekard66ee542016-02-29 10:24:30 -0800347 uint32_t val;
348
349 if (tegra186_system_powerdn_state == TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_POWER_OFF) {
350
351 /* power off the entire system */
352 mce_enter_ccplex_state(tegra186_system_powerdn_state);
353
354 } else if (tegra186_system_powerdn_state == TEGRA_ARI_SYSTEM_SC8) {
355
Varun Wadekara9002bb2016-03-28 15:11:43 -0700356 /* Prepare for quasi power down */
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700357 cstate_info.cluster = TEGRA_ARI_CLUSTER_CC7;
358 cstate_info.system = TEGRA_ARI_SYSTEM_SC8;
359 cstate_info.system_state_force = 1;
360 cstate_info.update_wake_mask = 1;
361 mce_update_cstate_info(&cstate_info);
Varun Wadekara9002bb2016-03-28 15:11:43 -0700362
Varun Wadekard66ee542016-02-29 10:24:30 -0800363 /* loop until other CPUs power down */
364 do {
365 val = mce_command_handler(MCE_CMD_IS_SC7_ALLOWED,
366 TEGRA_ARI_CORE_C7,
367 MCE_CORE_SLEEP_TIME_INFINITE,
368 0);
369 } while (val == 0);
370
Varun Wadekard66ee542016-02-29 10:24:30 -0800371 /* Enter quasi power down state */
372 (void)mce_command_handler(MCE_CMD_ENTER_CSTATE,
373 TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0);
374
375 /* disable GICC */
376 tegra_gic_cpuif_deactivate();
377
378 /* power down core */
379 prepare_cpu_pwr_dwn();
380
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700381 /* flush L1/L2 data caches */
382 dcsw_op_all(DCCISW);
383
Varun Wadekard66ee542016-02-29 10:24:30 -0800384 } else {
385 ERROR("%s: unsupported power down state (%d)\n", __func__,
386 tegra186_system_powerdn_state);
387 }
388
389 wfi();
390
391 /* wait for the system to power down */
392 for (;;) {
393 ;
394 }
Varun Wadekar782c83d2017-03-14 14:25:35 -0700395}
Varun Wadekar38020c92016-01-07 14:36:12 -0800396
397int tegra_soc_prepare_system_reset(void)
398{
399 mce_enter_ccplex_state(TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_REBOOT);
400
401 return PSCI_E_SUCCESS;
402}