blob: fd602324f7881c288ff4cb5c5f6231c21a94bce2 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Zelaleme8dadb12020-02-05 14:12:39 -06002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handleyed6ff952014-05-14 17:44:19 +01009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Alexei Fedorovf41355c2019-09-13 14:11:59 +010012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <bl1/bl1.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
17#include <drivers/auth/auth_mod.h>
18#include <drivers/console.h>
19#include <lib/cpus/errata_report.h>
20#include <lib/utils.h>
21#include <plat/common/platform.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000022#include <smccc_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <tools_share/uuid.h>
24
Isla Mitchell99305012017-07-11 14:54:08 +010025#include "bl1_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
Yatharth Kochara65be2f2015-10-09 18:06:13 +010027static void bl1_load_bl2(void);
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010028
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +010029#if ENABLE_PAUTH
30uint64_t bl1_apiakey[2];
31#endif
32
Sandrine Bailleux467d0572014-06-24 14:02:34 +010033/*******************************************************************************
Soby Mathew6e16a332018-01-10 12:51:34 +000034 * Helper utility to calculate the BL2 memory layout taking into consideration
35 * the BL1 RW data assuming that it is at the top of the memory layout.
Sandrine Bailleux467d0572014-06-24 14:02:34 +010036 ******************************************************************************/
Soby Mathew6e16a332018-01-10 12:51:34 +000037void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
38 meminfo_t *bl2_mem_layout)
Sandrine Bailleux467d0572014-06-24 14:02:34 +010039{
Sandrine Bailleux467d0572014-06-24 14:02:34 +010040 assert(bl1_mem_layout != NULL);
41 assert(bl2_mem_layout != NULL);
42
Yatharth Kochar51f76f62016-09-12 16:10:33 +010043 /*
44 * Remove BL1 RW data from the scope of memory visible to BL2.
45 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
46 */
47 assert(BL1_RW_BASE > bl1_mem_layout->total_base);
48 bl2_mem_layout->total_base = bl1_mem_layout->total_base;
49 bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
Sandrine Bailleux467d0572014-06-24 14:02:34 +010050
Deepika Bhavnani64e557c2019-09-03 21:51:09 +030051 flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t));
Sandrine Bailleux467d0572014-06-24 14:02:34 +010052}
Soby Mathew6e16a332018-01-10 12:51:34 +000053
Sandrine Bailleux467d0572014-06-24 14:02:34 +010054/*******************************************************************************
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000055 * Setup function for BL1.
56 ******************************************************************************/
57void bl1_setup(void)
58{
59 /* Perform early platform-specific setup */
60 bl1_early_platform_setup();
61
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000062 /* Perform late platform-specific setup */
63 bl1_plat_arch_setup();
Alexei Fedorovf41355c2019-09-13 14:11:59 +010064
65#if CTX_INCLUDE_PAUTH_REGS
66 /*
67 * Assert that the ARMv8.3-PAuth registers are present or an access
68 * fault will be triggered when they are being saved or restored.
69 */
70 assert(is_armv8_3_pauth_present());
71#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000072}
73
74/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010075 * Function to perform late architectural and platform specific initialization.
Yatharth Kochara65be2f2015-10-09 18:06:13 +010076 * It also queries the platform to load and run next BL image. Only called
77 * by the primary cpu after a cold boot.
78 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010079void bl1_main(void)
80{
Yatharth Kochara65be2f2015-10-09 18:06:13 +010081 unsigned int image_id;
82
Dan Handley91b624e2014-07-29 17:14:00 +010083 /* Announce our arrival */
84 NOTICE(FIRMWARE_WELCOME_STR);
85 NOTICE("BL1: %s\n", version_string);
86 NOTICE("BL1: %s\n", build_message);
87
John Powella5c66362020-03-20 14:21:05 -050088 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
Dan Handley91b624e2014-07-29 17:14:00 +010089
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +000090 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +010091
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000092#if ENABLE_ASSERTIONS
Yatharth Kochar5d361212016-06-28 17:07:09 +010093 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +010094 /*
95 * Ensure that MMU/Caches and coherency are turned on
96 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070097#ifdef __aarch64__
Dan Handley0cdebbd2015-03-30 17:15:16 +010098 val = read_sctlr_el3();
Julius Werner8e0ef0f2019-07-09 14:02:43 -070099#else
100 val = read_sctlr();
Yatharth Kochar5d361212016-06-28 17:07:09 +0100101#endif
John Powella5c66362020-03-20 14:21:05 -0500102 assert((val & SCTLR_M_BIT) != 0);
103 assert((val & SCTLR_C_BIT) != 0);
104 assert((val & SCTLR_I_BIT) != 0);
Dan Handley0cdebbd2015-03-30 17:15:16 +0100105 /*
106 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
107 * provided platform value
108 */
109 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
110 /*
111 * If CWG is zero, then no CWG information is available but we can
112 * at least check the platform value is less than the architectural
113 * maximum.
114 */
115 if (val != 0)
116 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
117 else
118 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000119#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
121 /* Perform remaining generic architectural setup from EL3 */
122 bl1_arch_setup();
123
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100124#if TRUSTED_BOARD_BOOT
125 /* Initialize authentication module */
126 auth_mod_init();
127#endif /* TRUSTED_BOARD_BOOT */
128
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129 /* Perform platform setup in BL1. */
130 bl1_platform_setup();
131
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +0100132#if ENABLE_PAUTH
133 /* Store APIAKey_EL1 key */
134 bl1_apiakey[0] = read_apiakeylo_el1();
135 bl1_apiakey[1] = read_apiakeyhi_el1();
136#endif /* ENABLE_PAUTH */
137
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100138 /* Get the image id of next image to load and run. */
139 image_id = bl1_plat_get_next_image_id();
140
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100141 /*
142 * We currently interpret any image id other than
143 * BL2_IMAGE_ID as the start of firmware update.
144 */
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100145 if (image_id == BL2_IMAGE_ID)
146 bl1_load_bl2();
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100147 else
148 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100149
150 bl1_prepare_next_image(image_id);
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000151
152 console_flush();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100153}
154
155/*******************************************************************************
156 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
157 * Called by the primary cpu after a cold boot.
158 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
159 * loader etc.
160 ******************************************************************************/
Roberto Vargasbcfaeff2018-02-12 12:36:17 +0000161static void bl1_load_bl2(void)
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100162{
John Powella5c66362020-03-20 14:21:05 -0500163 image_desc_t *desc;
164 image_info_t *info;
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100165 int err;
166
167 /* Get the image descriptor */
John Powella5c66362020-03-20 14:21:05 -0500168 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
169 assert(desc != NULL);
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100170
171 /* Get the image info */
John Powella5c66362020-03-20 14:21:05 -0500172 info = &desc->image_info;
Juan Castillo3a66aca2015-04-13 17:36:19 +0100173 INFO("BL1: Loading BL2\n");
174
Soby Mathew2f38ce32018-02-08 17:45:12 +0000175 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500176 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900177 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
178 plat_error_handler(err);
179 }
180
John Powella5c66362020-03-20 14:21:05 -0500181 err = load_auth_image(BL2_IMAGE_ID, info);
182 if (err != 0) {
Dan Handley91b624e2014-07-29 17:14:00 +0100183 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo26ae5832015-09-25 15:41:14 +0100184 plat_error_handler(err);
Vikram Kanigirida567432014-04-15 18:08:08 +0100185 }
Juan Castillod227d8b2015-01-07 13:49:59 +0000186
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900187 /* Allow platform to handle image information. */
Soby Mathew2f38ce32018-02-08 17:45:12 +0000188 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500189 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900190 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
191 plat_error_handler(err);
192 }
193
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100194 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195}
196
197/*******************************************************************************
Yatharth Kochar5d361212016-06-28 17:07:09 +0100198 * Function called just before handing over to the next BL to inform the user
199 * about the boot progress. In debug mode, also print details about the BL
200 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201 ******************************************************************************/
Yatharth Kochar5d361212016-06-28 17:07:09 +0100202void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203{
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700204#ifdef __aarch64__
Juan Castillo7d199412015-12-14 09:35:25 +0000205 NOTICE("BL1: Booting BL31\n");
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700206#else
207 NOTICE("BL1: Booting BL32\n");
208#endif /* __aarch64__ */
Yatharth Kochar5d361212016-06-28 17:07:09 +0100209 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100210}
Sandrine Bailleuxb7e97c42015-11-10 10:01:19 +0000211
212#if SPIN_ON_BL1_EXIT
213void print_debug_loop_message(void)
214{
215 NOTICE("BL1: Debug loop, spinning forever\n");
216 NOTICE("BL1: Please connect the debugger to continue\n");
217}
218#endif
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100219
220/*******************************************************************************
221 * Top level handler for servicing BL1 SMCs.
222 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600223u_register_t bl1_smc_handler(unsigned int smc_fid,
224 u_register_t x1,
225 u_register_t x2,
226 u_register_t x3,
227 u_register_t x4,
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100228 void *cookie,
229 void *handle,
230 unsigned int flags)
231{
Jimmy Brissonf94399a2020-08-04 16:27:51 -0500232 /* BL1 Service UUID */
233 DEFINE_SVC_UUID2(bl1_svc_uid,
234 U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
235 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
236
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100237
238#if TRUSTED_BOARD_BOOT
239 /*
240 * Dispatch FWU calls to FWU SMC handler and return its return
241 * value
242 */
243 if (is_fwu_fid(smc_fid)) {
244 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
245 handle, flags);
246 }
247#endif
248
249 switch (smc_fid) {
250 case BL1_SMC_CALL_COUNT:
251 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
252
253 case BL1_SMC_UID:
254 SMC_UUID_RET(handle, bl1_svc_uid);
255
256 case BL1_SMC_VERSION:
257 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
258
259 default:
John Powella5c66362020-03-20 14:21:05 -0500260 WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
261 SMC_RET1(handle, SMC_UNK);
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100262 }
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100263}
dp-armcdd03cb2017-02-15 11:07:55 +0000264
265/*******************************************************************************
266 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
267 * compliance when invoking bl1_smc_handler.
268 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600269u_register_t bl1_smc_wrapper(uint32_t smc_fid,
dp-armcdd03cb2017-02-15 11:07:55 +0000270 void *cookie,
271 void *handle,
272 unsigned int flags)
273{
Zelalem91d80612020-02-12 10:37:03 -0600274 u_register_t x1, x2, x3, x4;
dp-armcdd03cb2017-02-15 11:07:55 +0000275
Zelaleme8dadb12020-02-05 14:12:39 -0600276 assert(handle != NULL);
dp-armcdd03cb2017-02-15 11:07:55 +0000277
278 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
279 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
280}