Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
Antonio Nino Diaz | 05fdb83 | 2018-10-25 16:53:04 +0100 | [diff] [blame] | 6 | #ifndef PLAT_ARM_H |
| 7 | #define PLAT_ARM_H |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 8 | |
| 9 | #include <bakery_lock.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 10 | #include <cassert.h> |
| 11 | #include <cpu_data.h> |
| 12 | #include <stdint.h> |
Roberto Vargas | 0099694 | 2017-11-13 13:41:58 +0000 | [diff] [blame] | 13 | #include <spinlock.h> |
Summer Qin | 5ce394c | 2018-03-12 11:28:26 +0800 | [diff] [blame] | 14 | #include <tzc_common.h> |
Scott Branden | bf404c0 | 2017-04-10 11:45:52 -0700 | [diff] [blame] | 15 | #include <utils_def.h> |
Antonio Nino Diaz | 61aff00 | 2018-10-19 16:52:22 +0100 | [diff] [blame] | 16 | #include <xlat_tables_compat.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 17 | |
Sandrine Bailleux | f402a52 | 2016-09-15 10:09:53 +0100 | [diff] [blame] | 18 | /******************************************************************************* |
| 19 | * Forward declarations |
| 20 | ******************************************************************************/ |
Sandrine Bailleux | f402a52 | 2016-09-15 10:09:53 +0100 | [diff] [blame] | 21 | struct meminfo; |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 22 | struct image_info; |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 23 | struct bl_params; |
Sandrine Bailleux | f402a52 | 2016-09-15 10:09:53 +0100 | [diff] [blame] | 24 | |
Summer Qin | 5ce394c | 2018-03-12 11:28:26 +0800 | [diff] [blame] | 25 | typedef struct arm_tzc_regions_info { |
| 26 | unsigned long long base; |
| 27 | unsigned long long end; |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 28 | unsigned int sec_attr; |
Summer Qin | 5ce394c | 2018-03-12 11:28:26 +0800 | [diff] [blame] | 29 | unsigned int nsaid_permissions; |
| 30 | } arm_tzc_regions_info_t; |
| 31 | |
| 32 | /******************************************************************************* |
| 33 | * Default mapping definition of the TrustZone Controller for ARM standard |
| 34 | * platforms. |
| 35 | * Configure: |
| 36 | * - Region 0 with no access; |
| 37 | * - Region 1 with secure access only; |
| 38 | * - the remaining DRAM regions access from the given Non-Secure masters. |
| 39 | ******************************************************************************/ |
| 40 | #if ENABLE_SPM |
| 41 | #define ARM_TZC_REGIONS_DEF \ |
| 42 | {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ |
| 43 | TZC_REGION_S_RDWR, 0}, \ |
| 44 | {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ |
| 45 | PLAT_ARM_TZC_NS_DEV_ACCESS}, \ |
| 46 | {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ |
| 47 | PLAT_ARM_TZC_NS_DEV_ACCESS}, \ |
| 48 | {ARM_SP_IMAGE_NS_BUF_BASE, (ARM_SP_IMAGE_NS_BUF_BASE + \ |
| 49 | ARM_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE, \ |
| 50 | PLAT_ARM_TZC_NS_DEV_ACCESS} |
| 51 | |
| 52 | #else |
| 53 | #define ARM_TZC_REGIONS_DEF \ |
| 54 | {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ |
| 55 | TZC_REGION_S_RDWR, 0}, \ |
| 56 | {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ |
| 57 | PLAT_ARM_TZC_NS_DEV_ACCESS}, \ |
| 58 | {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ |
| 59 | PLAT_ARM_TZC_NS_DEV_ACCESS} |
| 60 | #endif |
| 61 | |
Chris Kay | 2b54c0c | 2018-05-09 15:46:07 +0100 | [diff] [blame] | 62 | #define ARM_CASSERT_MMAP \ |
| 63 | CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \ |
| 64 | assert_plat_arm_mmap_mismatch); \ |
| 65 | CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \ |
| 66 | <= MAX_MMAP_REGIONS, \ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 67 | assert_max_mmap_regions); |
| 68 | |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 69 | void arm_setup_romlib(void); |
| 70 | |
Soby Mathew | 074f693 | 2017-02-28 22:58:29 +0000 | [diff] [blame] | 71 | #if defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 72 | /* |
| 73 | * Use this macro to instantiate lock before it is used in below |
| 74 | * arm_lock_xxx() macros |
| 75 | */ |
Sandrine Bailleux | ceb258e | 2018-07-11 13:59:18 +0200 | [diff] [blame] | 76 | #define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock) |
Soby Mathew | ea26bad | 2016-11-14 12:25:45 +0000 | [diff] [blame] | 77 | #define ARM_LOCK_GET_INSTANCE (&arm_lock) |
Roberto Vargas | 0099694 | 2017-11-13 13:41:58 +0000 | [diff] [blame] | 78 | |
| 79 | #if !HW_ASSISTED_COHERENCY |
| 80 | #define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock) |
| 81 | #else |
| 82 | #define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock |
| 83 | #endif |
| 84 | #define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock) |
| 85 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 86 | /* |
| 87 | * These are wrapper macros to the Coherent Memory Bakery Lock API. |
| 88 | */ |
| 89 | #define arm_lock_init() bakery_lock_init(&arm_lock) |
| 90 | #define arm_lock_get() bakery_lock_get(&arm_lock) |
| 91 | #define arm_lock_release() bakery_lock_release(&arm_lock) |
| 92 | |
| 93 | #else |
| 94 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 95 | /* |
Yatharth Kochar | 2694cba | 2016-11-14 12:00:41 +0000 | [diff] [blame] | 96 | * Empty macros for all other BL stages other than BL31 and BL32 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 97 | */ |
Jeenu Viswambharan | 749d25b | 2017-08-23 14:12:59 +0100 | [diff] [blame] | 98 | #define ARM_INSTANTIATE_LOCK static int arm_lock __unused |
Soby Mathew | ea26bad | 2016-11-14 12:25:45 +0000 | [diff] [blame] | 99 | #define ARM_LOCK_GET_INSTANCE 0 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 100 | #define arm_lock_init() |
| 101 | #define arm_lock_get() |
| 102 | #define arm_lock_release() |
| 103 | |
Soby Mathew | 074f693 | 2017-02-28 22:58:29 +0000 | [diff] [blame] | 104 | #endif /* defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32)) */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 105 | |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 106 | #if ARM_RECOM_STATE_ID_ENC |
| 107 | /* |
| 108 | * Macros used to parse state information from State-ID if it is using the |
| 109 | * recommended encoding for State-ID. |
| 110 | */ |
| 111 | #define ARM_LOCAL_PSTATE_WIDTH 4 |
| 112 | #define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1) |
| 113 | |
| 114 | /* Macros to construct the composite power state */ |
| 115 | |
| 116 | /* Make composite power state parameter till power level 0 */ |
| 117 | #if PSCI_EXTENDED_STATE_ID |
| 118 | |
| 119 | #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ |
| 120 | (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT)) |
| 121 | #else |
| 122 | #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ |
| 123 | (((lvl0_state) << PSTATE_ID_SHIFT) | \ |
| 124 | ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \ |
| 125 | ((type) << PSTATE_TYPE_SHIFT)) |
| 126 | #endif /* __PSCI_EXTENDED_STATE_ID__ */ |
| 127 | |
| 128 | /* Make composite power state parameter till power level 1 */ |
| 129 | #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ |
| 130 | (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \ |
| 131 | arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type)) |
| 132 | |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 133 | /* Make composite power state parameter till power level 2 */ |
| 134 | #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ |
| 135 | (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \ |
| 136 | arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type)) |
| 137 | |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 138 | #endif /* __ARM_RECOM_STATE_ID_ENC__ */ |
| 139 | |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 140 | /* ARM State switch error codes */ |
| 141 | #define STATE_SW_E_PARAM (-2) |
| 142 | #define STATE_SW_E_DENIED (-3) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 143 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 144 | /* IO storage utility functions */ |
| 145 | void arm_io_setup(void); |
| 146 | |
| 147 | /* Security utility functions */ |
Summer Qin | 5ce394c | 2018-03-12 11:28:26 +0800 | [diff] [blame] | 148 | void arm_tzc400_setup(const arm_tzc_regions_info_t *tzc_regions); |
Vikram Kanigiri | 510d87b | 2016-01-29 12:32:58 +0000 | [diff] [blame] | 149 | struct tzc_dmc500_driver_data; |
Summer Qin | 5ce394c | 2018-03-12 11:28:26 +0800 | [diff] [blame] | 150 | void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data, |
| 151 | const arm_tzc_regions_info_t *tzc_regions); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 152 | |
Antonio Nino Diaz | 23ede6a | 2018-06-19 09:29:36 +0100 | [diff] [blame] | 153 | /* Console utility functions */ |
| 154 | void arm_console_boot_init(void); |
| 155 | void arm_console_boot_end(void); |
| 156 | void arm_console_runtime_init(void); |
| 157 | void arm_console_runtime_end(void); |
| 158 | |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 159 | /* Systimer utility function */ |
| 160 | void arm_configure_sys_timer(void); |
| 161 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 162 | /* PM utility functions */ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 163 | int arm_validate_power_state(unsigned int power_state, |
| 164 | psci_power_state_t *req_state); |
Jeenu Viswambharan | 59424d8 | 2017-09-19 09:27:18 +0100 | [diff] [blame] | 165 | int arm_validate_psci_entrypoint(uintptr_t entrypoint); |
Soby Mathew | 0d9e852 | 2015-07-15 13:36:24 +0100 | [diff] [blame] | 166 | int arm_validate_ns_entrypoint(uintptr_t entrypoint); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 167 | void arm_system_pwr_domain_save(void); |
Soby Mathew | 61e8d0b | 2015-10-12 17:32:29 +0100 | [diff] [blame] | 168 | void arm_system_pwr_domain_resume(void); |
Roberto Vargas | 1a6eed3 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 169 | int arm_psci_read_mem_protect(int *enabled); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 170 | int arm_nor_psci_write_mem_protect(int val); |
Roberto Vargas | 550eb08 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 171 | void arm_nor_psci_do_static_mem_protect(void); |
| 172 | void arm_nor_psci_do_dyn_mem_protect(void); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 173 | int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length); |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 174 | |
| 175 | /* Topology utility function */ |
| 176 | int arm_check_mpidr(u_register_t mpidr); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 177 | |
| 178 | /* BL1 utility functions */ |
| 179 | void arm_bl1_early_platform_setup(void); |
| 180 | void arm_bl1_platform_setup(void); |
| 181 | void arm_bl1_plat_arch_setup(void); |
| 182 | |
| 183 | /* BL2 utility functions */ |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 184 | void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 185 | void arm_bl2_platform_setup(void); |
| 186 | void arm_bl2_plat_arch_setup(void); |
| 187 | uint32_t arm_get_spsr_for_bl32_entry(void); |
| 188 | uint32_t arm_get_spsr_for_bl33_entry(void); |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 189 | int arm_bl2_handle_post_image_load(unsigned int image_id); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 190 | |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 191 | /* BL2 at EL3 functions */ |
| 192 | void arm_bl2_el3_early_platform_setup(void); |
| 193 | void arm_bl2_el3_plat_arch_setup(void); |
| 194 | |
Yatharth Kochar | 3a11eda | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 195 | /* BL2U utility functions */ |
| 196 | void arm_bl2u_early_platform_setup(struct meminfo *mem_layout, |
| 197 | void *plat_info); |
| 198 | void arm_bl2u_platform_setup(void); |
| 199 | void arm_bl2u_plat_arch_setup(void); |
| 200 | |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 201 | /* BL31 utility functions */ |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 202 | void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config, |
| 203 | uintptr_t hw_config, void *plat_params_from_bl2); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 204 | void arm_bl31_platform_setup(void); |
Soby Mathew | 2fd66be | 2015-12-09 11:38:43 +0000 | [diff] [blame] | 205 | void arm_bl31_plat_runtime_setup(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 206 | void arm_bl31_plat_arch_setup(void); |
| 207 | |
| 208 | /* TSP utility functions */ |
| 209 | void arm_tsp_early_platform_setup(void); |
| 210 | |
Soby Mathew | 7b75418 | 2016-07-11 14:15:27 +0100 | [diff] [blame] | 211 | /* SP_MIN utility functions */ |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 212 | void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config, |
| 213 | uintptr_t hw_config, void *plat_params_from_bl2); |
Dimitris Papastamos | 52323b0 | 2017-06-07 13:45:41 +0100 | [diff] [blame] | 214 | void arm_sp_min_plat_runtime_setup(void); |
Soby Mathew | 7b75418 | 2016-07-11 14:15:27 +0100 | [diff] [blame] | 215 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 216 | /* FIP TOC validity check */ |
| 217 | int arm_io_is_toc_valid(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 218 | |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 219 | /* Utility functions for Dynamic Config */ |
| 220 | void arm_load_tb_fw_config(void); |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 221 | void arm_bl2_set_tb_cfg_addr(void *dtb); |
| 222 | void arm_bl2_dyn_cfg_init(void); |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 223 | void arm_bl1_set_mbedtls_heap(void); |
| 224 | int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size); |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 225 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 226 | /* |
Daniel Boulby | b1b058d | 2018-09-18 11:52:49 +0100 | [diff] [blame] | 227 | * Free the memory storing initialization code only used during an images boot |
| 228 | * time so it can be reclaimed for runtime data |
| 229 | */ |
| 230 | void arm_free_init_memory(void); |
| 231 | |
| 232 | /* |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 233 | * Mandatory functions required in ARM standard platforms |
| 234 | */ |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 235 | unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr); |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 236 | void plat_arm_gic_driver_init(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 237 | void plat_arm_gic_init(void); |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 238 | void plat_arm_gic_cpuif_enable(void); |
| 239 | void plat_arm_gic_cpuif_disable(void); |
Jeenu Viswambharan | 78132c9 | 2016-12-09 11:12:34 +0000 | [diff] [blame] | 240 | void plat_arm_gic_redistif_on(void); |
| 241 | void plat_arm_gic_redistif_off(void); |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 242 | void plat_arm_gic_pcpu_init(void); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 243 | void plat_arm_gic_save(void); |
| 244 | void plat_arm_gic_resume(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 245 | void plat_arm_security_setup(void); |
| 246 | void plat_arm_pwrc_setup(void); |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 247 | void plat_arm_interconnect_init(void); |
| 248 | void plat_arm_interconnect_enter_coherency(void); |
| 249 | void plat_arm_interconnect_exit_coherency(void); |
Dimitris Papastamos | d7a3651 | 2018-06-18 13:01:06 +0100 | [diff] [blame] | 250 | void plat_arm_program_trusted_mailbox(uintptr_t address); |
Sathees Balya | 2257607 | 2018-09-03 17:41:13 +0100 | [diff] [blame] | 251 | int plat_arm_bl1_fwu_needed(void); |
| 252 | void plat_arm_error_handler(int err); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 253 | |
Summer Qin | 93c812f | 2017-02-28 16:46:17 +0000 | [diff] [blame] | 254 | #if ARM_PLAT_MT |
| 255 | unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr); |
| 256 | #endif |
| 257 | |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 258 | /* |
| 259 | * This function is called after loading SCP_BL2 image and it is used to perform |
| 260 | * any platform-specific actions required to handle the SCP firmware. |
| 261 | */ |
| 262 | int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info); |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 263 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 264 | /* |
| 265 | * Optional functions required in ARM standard platforms |
| 266 | */ |
| 267 | void plat_arm_io_setup(void); |
| 268 | int plat_arm_get_alt_image_source( |
Juan Castillo | 3a66aca | 2015-04-13 17:36:19 +0100 | [diff] [blame] | 269 | unsigned int image_id, |
| 270 | uintptr_t *dev_handle, |
| 271 | uintptr_t *image_spec); |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 272 | unsigned int plat_arm_calc_core_pos(u_register_t mpidr); |
Vikram Kanigiri | 0703543 | 2015-11-12 18:52:34 +0000 | [diff] [blame] | 273 | const mmap_region_t *plat_arm_get_mmap(void); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 274 | |
Soby Mathew | 0b4c5a3 | 2016-10-21 17:51:22 +0100 | [diff] [blame] | 275 | /* Allow platform to override psci_pm_ops during runtime */ |
| 276 | const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops); |
| 277 | |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 278 | /* Execution state switch in ARM platforms */ |
| 279 | int arm_execution_state_switch(unsigned int smc_fid, |
| 280 | uint32_t pc_hi, |
| 281 | uint32_t pc_lo, |
| 282 | uint32_t cookie_hi, |
| 283 | uint32_t cookie_lo, |
| 284 | void *handle); |
| 285 | |
Soby Mathew | 6d07e67 | 2018-03-01 10:53:33 +0000 | [diff] [blame] | 286 | /* Optional functions for SP_MIN */ |
| 287 | void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1, |
| 288 | u_register_t arg2, u_register_t arg3); |
| 289 | |
Roberto Vargas | 2ca18d9 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 290 | /* global variables */ |
| 291 | extern plat_psci_ops_t plat_arm_psci_pm_ops; |
| 292 | extern const mmap_region_t plat_arm_mmap[]; |
Jeenu Viswambharan | 4542cfe | 2018-07-19 08:03:46 +0100 | [diff] [blame] | 293 | extern const unsigned int arm_pm_idle_states[]; |
Roberto Vargas | 2ca18d9 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 294 | |
Antonio Nino Diaz | 05fdb83 | 2018-10-25 16:53:04 +0100 | [diff] [blame] | 295 | #endif /* PLAT_ARM_H */ |