blob: 09f19f6c351eaedece2937913aafa64b7f3d1bd9 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#include <arch.h>
Andrew Thoelke38bde412014-03-18 13:46:55 +00008#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <drivers/arm/gicv2.h>
10#include <drivers/arm/gicv3.h>
Antonio Nino Diazf13d09a2019-01-23 21:50:09 +000011#include <drivers/arm/fvp/fvp_pwrc.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010012#include <platform_def.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000013
Vikram Kanigiri96377452014-04-24 11:02:16 +010014 .globl plat_secondary_cold_boot_setup
Soby Mathewfec4eb72015-07-01 16:16:20 +010015 .globl plat_get_my_entrypoint
Soby Mathewfec4eb72015-07-01 16:16:20 +010016 .globl plat_is_my_cpu_primary
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000017 .globl plat_arm_calc_core_pos
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
Dan Handleyea451572014-05-15 14:53:30 +010019 .macro fvp_choose_gicmmap param1, param2, x_tmp, w_tmp, res
Soby Mathewef81bc52018-10-12 17:08:28 +010020 mov_imm \x_tmp, V2M_SYSREGS_BASE + V2M_SYS_ID
Vikram Kanigiri96377452014-04-24 11:02:16 +010021 ldr \w_tmp, [\x_tmp]
Dan Handley2b6b5742015-03-19 19:17:53 +000022 ubfx \w_tmp, \w_tmp, #V2M_SYS_ID_BLD_SHIFT, #V2M_SYS_ID_BLD_LENGTH
Vikram Kanigiri96377452014-04-24 11:02:16 +010023 cmp \w_tmp, #BLD_GIC_VE_MMAP
24 csel \res, \param1, \param2, eq
25 .endm
26
27 /* -----------------------------------------------------
28 * void plat_secondary_cold_boot_setup (void);
29 *
30 * This function performs any platform specific actions
31 * needed for a secondary cpu after a cold reset e.g
32 * mark the cpu's presence, mechanism to place it in a
33 * holding pen etc.
34 * TODO: Should we read the PSYS register to make sure
35 * that the request has gone through.
36 * -----------------------------------------------------
37 */
38func plat_secondary_cold_boot_setup
Sandrine Bailleuxd47c9a52015-10-02 14:35:25 +010039#ifndef EL3_PAYLOAD_BASE
Vikram Kanigiri96377452014-04-24 11:02:16 +010040 /* ---------------------------------------------
41 * Power down this cpu.
42 * TODO: Do we need to worry about powering the
43 * cluster down as well here. That will need
44 * locks which we won't have unless an elf-
45 * loader zeroes out the zi section.
46 * ---------------------------------------------
47 */
48 mrs x0, mpidr_el1
Soby Mathewef81bc52018-10-12 17:08:28 +010049 mov_imm x1, PWRC_BASE
Vikram Kanigiri96377452014-04-24 11:02:16 +010050 str w0, [x1, #PPOFFR_OFF]
51
52 /* ---------------------------------------------
Soby Mathew12012dd2015-10-26 14:01:53 +000053 * Disable GIC bypass as well
Vikram Kanigiri96377452014-04-24 11:02:16 +010054 * ---------------------------------------------
55 */
Soby Mathew12012dd2015-10-26 14:01:53 +000056 /* Check for GICv3 system register access */
57 mrs x0, id_aa64pfr0_el1
58 ubfx x0, x0, #ID_AA64PFR0_GIC_SHIFT, #ID_AA64PFR0_GIC_WIDTH
59 cmp x0, #1
60 b.ne gicv2_bypass_disable
61
62 /* Check for SRE enable */
63 mrs x1, ICC_SRE_EL3
64 tst x1, #ICC_SRE_SRE_BIT
65 b.eq gicv2_bypass_disable
66
67 mrs x2, ICC_SRE_EL3
68 orr x2, x2, #(ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT)
69 msr ICC_SRE_EL3, x2
70 b secondary_cold_boot_wait
71
72gicv2_bypass_disable:
Soby Mathewef81bc52018-10-12 17:08:28 +010073 mov_imm x0, VE_GICC_BASE
74 mov_imm x1, BASE_GICC_BASE
Dan Handleyea451572014-05-15 14:53:30 +010075 fvp_choose_gicmmap x0, x1, x2, w2, x1
Vikram Kanigiri96377452014-04-24 11:02:16 +010076 mov w0, #(IRQ_BYP_DIS_GRP1 | FIQ_BYP_DIS_GRP1)
77 orr w0, w0, #(IRQ_BYP_DIS_GRP0 | FIQ_BYP_DIS_GRP0)
78 str w0, [x1, #GICC_CTLR]
79
Soby Mathew12012dd2015-10-26 14:01:53 +000080secondary_cold_boot_wait:
Vikram Kanigiri96377452014-04-24 11:02:16 +010081 /* ---------------------------------------------
82 * There is no sane reason to come out of this
83 * wfi so panic if we do. This cpu will be pow-
84 * ered on and reset by the cpu_on pm api
85 * ---------------------------------------------
86 */
87 dsb sy
88 wfi
Jeenu Viswambharan68aef102016-11-30 15:21:11 +000089 no_ret plat_panic_handler
Sandrine Bailleuxd47c9a52015-10-02 14:35:25 +010090#else
91 mov_imm x0, PLAT_ARM_TRUSTED_MAILBOX_BASE
92
93 /* Wait until the entrypoint gets populated */
94poll_mailbox:
95 ldr x1, [x0]
96 cbz x1, 1f
97 br x1
981:
99 wfe
100 b poll_mailbox
101#endif /* EL3_PAYLOAD_BASE */
Kévin Petita877c252015-03-24 14:03:57 +0000102endfunc plat_secondary_cold_boot_setup
Vikram Kanigiri96377452014-04-24 11:02:16 +0100103
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100104 /* ---------------------------------------------------------------------
Soby Mathewa0fedc42016-06-16 14:52:04 +0100105 * uintptr_t plat_get_my_entrypoint (void);
Vikram Kanigiri96377452014-04-24 11:02:16 +0100106 *
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100107 * Main job of this routine is to distinguish between a cold and warm
108 * boot. On FVP, this information can be queried from the power
109 * controller. The Power Control SYS Status Register (PSYSR) indicates
110 * the wake-up reason for the CPU.
111 *
112 * For a cold boot, return 0.
113 * For a warm boot, read the mailbox and return the address it contains.
Vikram Kanigiri96377452014-04-24 11:02:16 +0100114 *
Vikram Kanigiri96377452014-04-24 11:02:16 +0100115 * TODO: PSYSR is a common register and should be
Sandrine Bailleuxf4119ec2015-12-17 13:58:58 +0000116 * accessed using locks. Since it is not possible
Vikram Kanigiri96377452014-04-24 11:02:16 +0100117 * to use locks immediately after a cold reset
118 * we are relying on the fact that after a cold
119 * reset all cpus will read the same WK field
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100120 * ---------------------------------------------------------------------
Vikram Kanigiri96377452014-04-24 11:02:16 +0100121 */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100122func plat_get_my_entrypoint
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100123 /* ---------------------------------------------------------------------
124 * When bit PSYSR.WK indicates either "Wake by PPONR" or "Wake by GIC
125 * WakeRequest signal" then it is a warm boot.
126 * ---------------------------------------------------------------------
127 */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100128 mrs x2, mpidr_el1
Soby Mathewef81bc52018-10-12 17:08:28 +0100129 mov_imm x1, PWRC_BASE
Vikram Kanigiri96377452014-04-24 11:02:16 +0100130 str w2, [x1, #PSYSR_OFF]
131 ldr w2, [x1, #PSYSR_OFF]
Soby Mathew2ae23192015-04-30 12:27:41 +0100132 ubfx w2, w2, #PSYSR_WK_SHIFT, #PSYSR_WK_WIDTH
Juan Castillo9a5b56e2014-07-11 10:23:18 +0100133 cmp w2, #WKUP_PPONR
134 beq warm_reset
135 cmp w2, #WKUP_GICREQ
136 beq warm_reset
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100137
138 /* Cold reset */
Juan Castillo9a5b56e2014-07-11 10:23:18 +0100139 mov x0, #0
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100140 ret
141
Vikram Kanigiri96377452014-04-24 11:02:16 +0100142warm_reset:
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100143 /* ---------------------------------------------------------------------
144 * A mailbox is maintained in the trusted SRAM. It is flushed out of the
145 * caches after every update using normal memory so it is safe to read
146 * it here with SO attributes.
147 * ---------------------------------------------------------------------
Vikram Kanigiri96377452014-04-24 11:02:16 +0100148 */
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100149 mov_imm x0, PLAT_ARM_TRUSTED_MAILBOX_BASE
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100150 ldr x0, [x0]
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000151 cbz x0, _panic_handler
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100152 ret
153
154 /* ---------------------------------------------------------------------
155 * The power controller indicates this is a warm reset but the mailbox
156 * is empty. This should never happen!
157 * ---------------------------------------------------------------------
158 */
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000159_panic_handler:
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000160 no_ret plat_panic_handler
Soby Mathewfec4eb72015-07-01 16:16:20 +0100161endfunc plat_get_my_entrypoint
Vikram Kanigiri96377452014-04-24 11:02:16 +0100162
Soby Matheweb3bbf12015-06-08 12:32:50 +0100163 /* -----------------------------------------------------
164 * unsigned int plat_is_my_cpu_primary (void);
165 *
166 * Find out whether the current cpu is the primary
167 * cpu.
168 * -----------------------------------------------------
169 */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100170func plat_is_my_cpu_primary
171 mrs x0, mpidr_el1
Soby Mathewef81bc52018-10-12 17:08:28 +0100172 mov_imm x1, MPIDR_AFFINITY_MASK
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000173 and x0, x0, x1
Juan Castillob3dbeb02014-07-16 15:53:43 +0100174 cmp x0, #FVP_PRIMARY_CPU
Soby Matheweb3bbf12015-06-08 12:32:50 +0100175 cset w0, eq
Juan Castillob3dbeb02014-07-16 15:53:43 +0100176 ret
Soby Mathewfec4eb72015-07-01 16:16:20 +0100177endfunc plat_is_my_cpu_primary
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000178
Wang Feng8d22ec32018-03-15 15:32:41 +0800179 /* ---------------------------------------------------------------------
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000180 * unsigned int plat_arm_calc_core_pos(u_register_t mpidr)
181 *
182 * Function to calculate the core position on FVP.
183 *
Wang Feng8d22ec32018-03-15 15:32:41 +0800184 * (ClusterId * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU) +
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000185 * (CPUId * FVP_MAX_PE_PER_CPU) +
186 * ThreadId
Wang Feng8d22ec32018-03-15 15:32:41 +0800187 *
188 * which can be simplified as:
189 *
190 * ((ClusterId * FVP_MAX_CPUS_PER_CLUSTER + CPUId) * FVP_MAX_PE_PER_CPU)
191 * + ThreadId
192 * ---------------------------------------------------------------------
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000193 */
194func plat_arm_calc_core_pos
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000195 /*
196 * Check for MT bit in MPIDR. If not set, shift MPIDR to left to make it
197 * look as if in a multi-threaded implementation.
198 */
199 tst x0, #MPIDR_MT_MASK
200 lsl x3, x0, #MPIDR_AFFINITY_BITS
201 csel x3, x3, x0, eq
202
203 /* Extract individual affinity fields from MPIDR */
204 ubfx x0, x3, #MPIDR_AFF0_SHIFT, #MPIDR_AFFINITY_BITS
205 ubfx x1, x3, #MPIDR_AFF1_SHIFT, #MPIDR_AFFINITY_BITS
206 ubfx x2, x3, #MPIDR_AFF2_SHIFT, #MPIDR_AFFINITY_BITS
207
208 /* Compute linear position */
Wang Feng8d22ec32018-03-15 15:32:41 +0800209 mov x4, #FVP_MAX_CPUS_PER_CLUSTER
210 madd x1, x2, x4, x1
211 mov x5, #FVP_MAX_PE_PER_CPU
212 madd x0, x1, x5, x0
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000213 ret
214endfunc plat_arm_calc_core_pos