Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Zelalem | 91d8061 | 2020-02-12 10:37:03 -0600 | [diff] [blame] | 2 | * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 7 | #include <assert.h> |
| 8 | #include <string.h> |
| 9 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 10 | #include <arch.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 11 | #include <arch_helpers.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 12 | #include <common/bl_common.h> |
| 13 | #include <common/debug.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 14 | #include <context.h> |
Sandeep Tripathy | 1203004 | 2020-08-17 20:22:13 +0530 | [diff] [blame] | 15 | #include <drivers/delay_timer.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <lib/el3_runtime/context_mgmt.h> |
| 17 | #include <lib/utils.h> |
| 18 | #include <plat/common/platform.h> |
| 19 | |
Dan Handley | 714a0d2 | 2014-04-09 13:13:04 +0100 | [diff] [blame] | 20 | #include "psci_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 21 | |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 22 | /* |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 23 | * SPD power management operations, expected to be supplied by the registered |
| 24 | * SPD on successful SP initialization |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 25 | */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 26 | const spd_pm_ops_t *psci_spd_pm; |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 27 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 28 | /* |
| 29 | * PSCI requested local power state map. This array is used to store the local |
| 30 | * power states requested by a CPU for power levels from level 1 to |
| 31 | * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power |
| 32 | * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a |
| 33 | * CPU are the same. |
| 34 | * |
| 35 | * During state coordination, the platform is passed an array containing the |
| 36 | * local states requested for a particular non cpu power domain by each cpu |
| 37 | * within the domain. |
| 38 | * |
| 39 | * TODO: Dense packing of the requested states will cause cache thrashing |
| 40 | * when multiple power domains write to it. If we allocate the requested |
| 41 | * states at each power level in a cache-line aligned per-domain memory, |
| 42 | * the cache thrashing can be avoided. |
| 43 | */ |
| 44 | static plat_local_state_t |
| 45 | psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT]; |
| 46 | |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 47 | unsigned int psci_plat_core_count; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 48 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 49 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 50 | * Arrays that hold the platform's power domain tree information for state |
| 51 | * management of power domains. |
| 52 | * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain |
| 53 | * which is an ancestor of a CPU power domain. |
| 54 | * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 55 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 56 | non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS] |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 57 | #if USE_COHERENT_MEM |
Soren Brinkmann | 46dd170 | 2016-01-14 10:11:05 -0800 | [diff] [blame] | 58 | __section("tzfw_coherent_mem") |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 59 | #endif |
| 60 | ; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 61 | |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 62 | /* Lock for PSCI state coordination */ |
| 63 | DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); |
Andrew Thoelke | e466c9f | 2015-09-10 11:39:36 +0100 | [diff] [blame] | 64 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 65 | cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT]; |
| 66 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 67 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 68 | * Pointer to functions exported by the platform to complete power mgmt. ops |
| 69 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 70 | const plat_psci_ops_t *psci_plat_pm_ops; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 71 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 72 | /****************************************************************************** |
| 73 | * Check that the maximum power level supported by the platform makes sense |
| 74 | *****************************************************************************/ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 75 | CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) && |
| 76 | (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL), |
| 77 | assert_platform_max_pwrlvl_check); |
Soby Mathew | 2b7de2b | 2015-02-12 14:45:02 +0000 | [diff] [blame] | 78 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 79 | /* |
| 80 | * The plat_local_state used by the platform is one of these types: RUN, |
| 81 | * RETENTION and OFF. The platform can define further sub-states for each type |
| 82 | * apart from RUN. This categorization is done to verify the sanity of the |
| 83 | * psci_power_state passed by the platform and to print debug information. The |
| 84 | * categorization is done on the basis of the following conditions: |
| 85 | * |
| 86 | * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN. |
| 87 | * |
| 88 | * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is |
| 89 | * STATE_TYPE_RETN. |
| 90 | * |
| 91 | * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is |
| 92 | * STATE_TYPE_OFF. |
| 93 | */ |
| 94 | typedef enum plat_local_state_type { |
| 95 | STATE_TYPE_RUN = 0, |
| 96 | STATE_TYPE_RETN, |
| 97 | STATE_TYPE_OFF |
| 98 | } plat_local_state_type_t; |
| 99 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 100 | /* Function used to categorize plat_local_state. */ |
| 101 | static plat_local_state_type_t find_local_state_type(plat_local_state_t state) |
| 102 | { |
| 103 | if (state != 0U) { |
| 104 | if (state > PLAT_MAX_RET_STATE) { |
| 105 | return STATE_TYPE_OFF; |
| 106 | } else { |
| 107 | return STATE_TYPE_RETN; |
| 108 | } |
| 109 | } else { |
| 110 | return STATE_TYPE_RUN; |
| 111 | } |
| 112 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 113 | |
| 114 | /****************************************************************************** |
| 115 | * Check that the maximum retention level supported by the platform is less |
| 116 | * than the maximum off level. |
| 117 | *****************************************************************************/ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 118 | CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 119 | assert_platform_max_off_and_retn_state_check); |
| 120 | |
| 121 | /****************************************************************************** |
| 122 | * This function ensures that the power state parameter in a CPU_SUSPEND request |
| 123 | * is valid. If so, it returns the requested states for each power level. |
| 124 | *****************************************************************************/ |
| 125 | int psci_validate_power_state(unsigned int power_state, |
| 126 | psci_power_state_t *state_info) |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 127 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 128 | /* Check SBZ bits in power state are zero */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 129 | if (psci_check_power_state(power_state) != 0U) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 130 | return PSCI_E_INVALID_PARAMS; |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 131 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 132 | assert(psci_plat_pm_ops->validate_power_state != NULL); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 133 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 134 | /* Validate the power_state using platform pm_ops */ |
| 135 | return psci_plat_pm_ops->validate_power_state(power_state, state_info); |
| 136 | } |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 137 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 138 | /****************************************************************************** |
| 139 | * This function retrieves the `psci_power_state_t` for system suspend from |
| 140 | * the platform. |
| 141 | *****************************************************************************/ |
| 142 | void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info) |
| 143 | { |
| 144 | /* |
| 145 | * Assert that the required pm_ops hook is implemented to ensure that |
| 146 | * the capability detected during psci_setup() is valid. |
| 147 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 148 | assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 149 | |
| 150 | /* |
| 151 | * Query the platform for the power_state required for system suspend |
| 152 | */ |
| 153 | psci_plat_pm_ops->get_sys_suspend_power_state(state_info); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | /******************************************************************************* |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 157 | * This function verifies that the all the other cores in the system have been |
| 158 | * turned OFF and the current CPU is the last running CPU in the system. |
| 159 | * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false) |
| 160 | * otherwise. |
| 161 | ******************************************************************************/ |
| 162 | unsigned int psci_is_last_on_cpu(void) |
| 163 | { |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 164 | unsigned int cpu_idx, my_idx = plat_my_core_pos(); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 165 | |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 166 | for (cpu_idx = 0; cpu_idx < psci_plat_core_count; |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 167 | cpu_idx++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 168 | if (cpu_idx == my_idx) { |
| 169 | assert(psci_get_aff_info_state() == AFF_STATE_ON); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 170 | continue; |
| 171 | } |
| 172 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 173 | if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 174 | return 0; |
| 175 | } |
| 176 | |
| 177 | return 1; |
| 178 | } |
| 179 | |
| 180 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 181 | * Routine to return the maximum power level to traverse to after a cpu has |
| 182 | * been physically powered up. It is expected to be called immediately after |
| 183 | * reset from assembler code. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 184 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 185 | static unsigned int get_power_on_target_pwrlvl(void) |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 186 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 187 | unsigned int pwrlvl; |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 188 | |
| 189 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 190 | * Assume that this cpu was suspended and retrieve its target power |
| 191 | * level. If it is invalid then it could only have been turned off |
| 192 | * earlier. PLAT_MAX_PWR_LVL will be the highest power level a |
| 193 | * cpu can be turned off to. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 194 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 195 | pwrlvl = psci_get_suspend_pwrlvl(); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 196 | if (pwrlvl == PSCI_INVALID_PWR_LVL) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 197 | pwrlvl = PLAT_MAX_PWR_LVL; |
Deepika Bhavnani | 523024c | 2019-08-17 01:10:02 +0300 | [diff] [blame] | 198 | assert(pwrlvl < PSCI_INVALID_PWR_LVL); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 199 | return pwrlvl; |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 200 | } |
| 201 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 202 | /****************************************************************************** |
| 203 | * Helper function to update the requested local power state array. This array |
| 204 | * does not store the requested state for the CPU power level. Hence an |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 205 | * assertion is added to prevent us from accessing the CPU power level. |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 206 | *****************************************************************************/ |
| 207 | static void psci_set_req_local_pwr_state(unsigned int pwrlvl, |
| 208 | unsigned int cpu_idx, |
| 209 | plat_local_state_t req_pwr_state) |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 210 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 211 | assert(pwrlvl > PSCI_CPU_PWR_LVL); |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 212 | if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 213 | (cpu_idx < psci_plat_core_count)) { |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 214 | psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state; |
| 215 | } |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 216 | } |
| 217 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 218 | /****************************************************************************** |
| 219 | * This function initializes the psci_req_local_pwr_states. |
| 220 | *****************************************************************************/ |
Daniel Boulby | 5753e49 | 2018-09-20 14:12:46 +0100 | [diff] [blame] | 221 | void __init psci_init_req_local_pwr_states(void) |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 222 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 223 | /* Initialize the requested state of all non CPU power domains as OFF */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 224 | unsigned int pwrlvl; |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 225 | unsigned int core; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 226 | |
| 227 | for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) { |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 228 | for (core = 0; core < psci_plat_core_count; core++) { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 229 | psci_req_local_pwr_states[pwrlvl][core] = |
| 230 | PLAT_MAX_OFF_STATE; |
| 231 | } |
| 232 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 233 | } |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 234 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 235 | /****************************************************************************** |
| 236 | * Helper function to return a reference to an array containing the local power |
| 237 | * states requested by each cpu for a power domain at 'pwrlvl'. The size of the |
| 238 | * array will be the number of cpu power domains of which this power domain is |
| 239 | * an ancestor. These requested states will be used to determine a suitable |
| 240 | * target state for this power domain during psci state coordination. An |
| 241 | * assertion is added to prevent us from accessing the CPU power level. |
| 242 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 243 | static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl, |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 244 | unsigned int cpu_idx) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 245 | { |
| 246 | assert(pwrlvl > PSCI_CPU_PWR_LVL); |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 247 | |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 248 | if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 249 | (cpu_idx < psci_plat_core_count)) { |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 250 | return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx]; |
| 251 | } else |
| 252 | return NULL; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 253 | } |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 254 | |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 255 | /* |
| 256 | * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent |
| 257 | * memory. |
| 258 | * |
| 259 | * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory, |
| 260 | * it's accessed by both cached and non-cached participants. To serve the common |
| 261 | * minimum, perform a cache flush before read and after write so that non-cached |
| 262 | * participants operate on latest data in main memory. |
| 263 | * |
| 264 | * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent |
| 265 | * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent. |
| 266 | * In both cases, no cache operations are required. |
| 267 | */ |
| 268 | |
| 269 | /* |
| 270 | * Retrieve local state of non-CPU power domain node from a non-cached CPU, |
| 271 | * after any required cache maintenance operation. |
| 272 | */ |
| 273 | static plat_local_state_t get_non_cpu_pd_node_local_state( |
| 274 | unsigned int parent_idx) |
| 275 | { |
Andrew F. Davis | e6f28fa | 2018-08-30 12:13:57 -0500 | [diff] [blame] | 276 | #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 277 | flush_dcache_range( |
| 278 | (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], |
| 279 | sizeof(psci_non_cpu_pd_nodes[parent_idx])); |
| 280 | #endif |
| 281 | return psci_non_cpu_pd_nodes[parent_idx].local_state; |
| 282 | } |
| 283 | |
| 284 | /* |
| 285 | * Update local state of non-CPU power domain node from a cached CPU; perform |
| 286 | * any required cache maintenance operation afterwards. |
| 287 | */ |
| 288 | static void set_non_cpu_pd_node_local_state(unsigned int parent_idx, |
| 289 | plat_local_state_t state) |
| 290 | { |
| 291 | psci_non_cpu_pd_nodes[parent_idx].local_state = state; |
Andrew F. Davis | e6f28fa | 2018-08-30 12:13:57 -0500 | [diff] [blame] | 292 | #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 293 | flush_dcache_range( |
| 294 | (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], |
| 295 | sizeof(psci_non_cpu_pd_nodes[parent_idx])); |
| 296 | #endif |
| 297 | } |
| 298 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 299 | /****************************************************************************** |
| 300 | * Helper function to return the current local power state of each power domain |
| 301 | * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This |
| 302 | * function will be called after a cpu is powered on to find the local state |
| 303 | * each power domain has emerged from. |
| 304 | *****************************************************************************/ |
Achin Gupta | 9b2bf25 | 2016-06-28 16:46:15 +0100 | [diff] [blame] | 305 | void psci_get_target_local_pwr_states(unsigned int end_pwrlvl, |
| 306 | psci_power_state_t *target_state) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 307 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 308 | unsigned int parent_idx, lvl; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 309 | plat_local_state_t *pd_state = target_state->pwr_domain_state; |
| 310 | |
| 311 | pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state(); |
| 312 | parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; |
| 313 | |
| 314 | /* Copy the local power state from node to state_info */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 315 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 316 | pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 317 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 318 | } |
| 319 | |
| 320 | /* Set the the higher levels to RUN */ |
| 321 | for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) |
| 322 | target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; |
| 323 | } |
| 324 | |
| 325 | /****************************************************************************** |
| 326 | * Helper function to set the target local power state that each power domain |
| 327 | * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will |
| 328 | * enter. This function will be called after coordination of requested power |
| 329 | * states has been done for each power level. |
| 330 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 331 | static void psci_set_target_local_pwr_states(unsigned int end_pwrlvl, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 332 | const psci_power_state_t *target_state) |
| 333 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 334 | unsigned int parent_idx, lvl; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 335 | const plat_local_state_t *pd_state = target_state->pwr_domain_state; |
| 336 | |
| 337 | psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]); |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 338 | |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 339 | /* |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 340 | * Need to flush as local_state might be accessed with Data Cache |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 341 | * disabled during power on |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 342 | */ |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 343 | psci_flush_cpu_data(psci_svc_cpu_data.local_state); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 344 | |
| 345 | parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; |
| 346 | |
| 347 | /* Copy the local_state from state_info */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 348 | for (lvl = 1U; lvl <= end_pwrlvl; lvl++) { |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 349 | set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 350 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 351 | } |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 352 | } |
| 353 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 354 | |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 355 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 356 | * PSCI helper function to get the parent nodes corresponding to a cpu_index. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 357 | ******************************************************************************/ |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 358 | void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 359 | unsigned int end_lvl, |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 360 | unsigned int *node_index) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 361 | { |
| 362 | unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node; |
Varun Wadekar | 66231d1 | 2017-06-07 09:57:42 -0700 | [diff] [blame] | 363 | unsigned int i; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 364 | unsigned int *node = node_index; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 365 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 366 | for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) { |
| 367 | *node = parent_node; |
| 368 | node++; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 369 | parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node; |
| 370 | } |
| 371 | } |
| 372 | |
| 373 | /****************************************************************************** |
| 374 | * This function is invoked post CPU power up and initialization. It sets the |
| 375 | * affinity info state, target power state and requested power state for the |
| 376 | * current CPU and all its ancestor power domains to RUN. |
| 377 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 378 | void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 379 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 380 | unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 381 | parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; |
| 382 | |
| 383 | /* Reset the local_state to RUN for the non cpu power domains. */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 384 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 385 | set_non_cpu_pd_node_local_state(parent_idx, |
| 386 | PSCI_LOCAL_STATE_RUN); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 387 | psci_set_req_local_pwr_state(lvl, |
| 388 | cpu_idx, |
| 389 | PSCI_LOCAL_STATE_RUN); |
| 390 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 391 | } |
| 392 | |
| 393 | /* Set the affinity info state to ON */ |
| 394 | psci_set_aff_info_state(AFF_STATE_ON); |
| 395 | |
| 396 | psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 397 | psci_flush_cpu_data(psci_svc_cpu_data); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 398 | } |
| 399 | |
| 400 | /****************************************************************************** |
| 401 | * This function is passed the local power states requested for each power |
| 402 | * domain (state_info) between the current CPU domain and its ancestors until |
| 403 | * the target power level (end_pwrlvl). It updates the array of requested power |
| 404 | * states with this information. |
| 405 | * |
| 406 | * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it |
| 407 | * retrieves the states requested by all the cpus of which the power domain at |
| 408 | * that level is an ancestor. It passes this information to the platform to |
| 409 | * coordinate and return the target power state. If the target state for a level |
| 410 | * is RUN then subsequent levels are not considered. At the CPU level, state |
| 411 | * coordination is not required. Hence, the requested and the target states are |
| 412 | * the same. |
| 413 | * |
| 414 | * The 'state_info' is updated with the target state for each level between the |
| 415 | * CPU and the 'end_pwrlvl' and returned to the caller. |
| 416 | * |
| 417 | * This function will only be invoked with data cache enabled and while |
| 418 | * powering down a core. |
| 419 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 420 | void psci_do_state_coordination(unsigned int end_pwrlvl, |
| 421 | psci_power_state_t *state_info) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 422 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 423 | unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos(); |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 424 | unsigned int start_idx; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 425 | unsigned int ncpus; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 426 | plat_local_state_t target_state, *req_states; |
| 427 | |
Soby Mathew | 1298e69 | 2016-02-02 14:23:10 +0000 | [diff] [blame] | 428 | assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 429 | parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; |
| 430 | |
| 431 | /* For level 0, the requested state will be equivalent |
| 432 | to target state */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 433 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 434 | |
| 435 | /* First update the requested power state */ |
| 436 | psci_set_req_local_pwr_state(lvl, cpu_idx, |
| 437 | state_info->pwr_domain_state[lvl]); |
| 438 | |
| 439 | /* Get the requested power states for this power level */ |
| 440 | start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; |
| 441 | req_states = psci_get_req_local_pwr_states(lvl, start_idx); |
| 442 | |
| 443 | /* |
| 444 | * Let the platform coordinate amongst the requested states at |
| 445 | * this power level and return the target local power state. |
| 446 | */ |
| 447 | ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; |
| 448 | target_state = plat_get_target_pwr_state(lvl, |
| 449 | req_states, |
| 450 | ncpus); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 451 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 452 | state_info->pwr_domain_state[lvl] = target_state; |
| 453 | |
| 454 | /* Break early if the negotiated target power state is RUN */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 455 | if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 456 | break; |
| 457 | |
| 458 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 459 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 460 | |
| 461 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 462 | * This is for cases when we break out of the above loop early because |
| 463 | * the target power state is RUN at a power level < end_pwlvl. |
| 464 | * We update the requested power state from state_info and then |
| 465 | * set the target state as RUN. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 466 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 467 | for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 468 | psci_set_req_local_pwr_state(lvl, cpu_idx, |
| 469 | state_info->pwr_domain_state[lvl]); |
| 470 | state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 471 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 472 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 473 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 474 | /* Update the target state in the power domain nodes */ |
| 475 | psci_set_target_local_pwr_states(end_pwrlvl, state_info); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 476 | } |
| 477 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 478 | /****************************************************************************** |
| 479 | * This function validates a suspend request by making sure that if a standby |
| 480 | * state is requested then no power level is turned off and the highest power |
| 481 | * level is placed in a standby/retention state. |
| 482 | * |
| 483 | * It also ensures that the state level X will enter is not shallower than the |
| 484 | * state level X + 1 will enter. |
| 485 | * |
| 486 | * This validation will be enabled only for DEBUG builds as the platform is |
| 487 | * expected to perform these validations as well. |
| 488 | *****************************************************************************/ |
| 489 | int psci_validate_suspend_req(const psci_power_state_t *state_info, |
| 490 | unsigned int is_power_down_state) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 491 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 492 | unsigned int max_off_lvl, target_lvl, max_retn_lvl; |
| 493 | plat_local_state_t state; |
| 494 | plat_local_state_type_t req_state_type, deepest_state_type; |
| 495 | int i; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 496 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 497 | /* Find the target suspend power level */ |
| 498 | target_lvl = psci_find_target_suspend_lvl(state_info); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 499 | if (target_lvl == PSCI_INVALID_PWR_LVL) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 500 | return PSCI_E_INVALID_PARAMS; |
| 501 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 502 | /* All power domain levels are in a RUN state to begin with */ |
| 503 | deepest_state_type = STATE_TYPE_RUN; |
| 504 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 505 | for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 506 | state = state_info->pwr_domain_state[i]; |
| 507 | req_state_type = find_local_state_type(state); |
| 508 | |
| 509 | /* |
| 510 | * While traversing from the highest power level to the lowest, |
| 511 | * the state requested for lower levels has to be the same or |
| 512 | * deeper i.e. equal to or greater than the state at the higher |
| 513 | * levels. If this condition is true, then the requested state |
| 514 | * becomes the deepest state encountered so far. |
| 515 | */ |
| 516 | if (req_state_type < deepest_state_type) |
| 517 | return PSCI_E_INVALID_PARAMS; |
| 518 | deepest_state_type = req_state_type; |
| 519 | } |
| 520 | |
| 521 | /* Find the highest off power level */ |
| 522 | max_off_lvl = psci_find_max_off_lvl(state_info); |
| 523 | |
| 524 | /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 525 | max_retn_lvl = PSCI_INVALID_PWR_LVL; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 526 | if (target_lvl != max_off_lvl) |
| 527 | max_retn_lvl = target_lvl; |
| 528 | |
| 529 | /* |
| 530 | * If this is not a request for a power down state then max off level |
| 531 | * has to be invalid and max retention level has to be a valid power |
| 532 | * level. |
| 533 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 534 | if ((is_power_down_state == 0U) && |
| 535 | ((max_off_lvl != PSCI_INVALID_PWR_LVL) || |
| 536 | (max_retn_lvl == PSCI_INVALID_PWR_LVL))) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 537 | return PSCI_E_INVALID_PARAMS; |
| 538 | |
| 539 | return PSCI_E_SUCCESS; |
| 540 | } |
| 541 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 542 | /****************************************************************************** |
| 543 | * This function finds the highest power level which will be powered down |
| 544 | * amongst all the power levels specified in the 'state_info' structure |
| 545 | *****************************************************************************/ |
| 546 | unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info) |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 547 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 548 | int i; |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 549 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 550 | for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { |
| 551 | if (is_local_state_off(state_info->pwr_domain_state[i]) != 0) |
| 552 | return (unsigned int) i; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 553 | } |
| 554 | |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 555 | return PSCI_INVALID_PWR_LVL; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 556 | } |
| 557 | |
| 558 | /****************************************************************************** |
| 559 | * This functions finds the level of the highest power domain which will be |
| 560 | * placed in a low power state during a suspend operation. |
| 561 | *****************************************************************************/ |
| 562 | unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info) |
| 563 | { |
| 564 | int i; |
| 565 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 566 | for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { |
| 567 | if (is_local_state_run(state_info->pwr_domain_state[i]) == 0) |
| 568 | return (unsigned int) i; |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 569 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 570 | |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 571 | return PSCI_INVALID_PWR_LVL; |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 572 | } |
| 573 | |
| 574 | /******************************************************************************* |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 575 | * This function is passed the highest level in the topology tree that the |
| 576 | * operation should be applied to and a list of node indexes. It picks up locks |
| 577 | * from the node index list in order of increasing power domain level in the |
| 578 | * range specified. |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 579 | ******************************************************************************/ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 580 | void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, |
| 581 | const unsigned int *parent_nodes) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 582 | { |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 583 | unsigned int parent_idx; |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 584 | unsigned int level; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 585 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 586 | /* No locking required for level 0. Hence start locking from level 1 */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 587 | for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) { |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 588 | parent_idx = parent_nodes[level - 1U]; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 589 | psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]); |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 590 | } |
| 591 | } |
| 592 | |
| 593 | /******************************************************************************* |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 594 | * This function is passed the highest level in the topology tree that the |
| 595 | * operation should be applied to and a list of node indexes. It releases the |
| 596 | * locks in order of decreasing power domain level in the range specified. |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 597 | ******************************************************************************/ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 598 | void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, |
| 599 | const unsigned int *parent_nodes) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 600 | { |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 601 | unsigned int parent_idx; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 602 | unsigned int level; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 603 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 604 | /* Unlock top down. No unlocking required for level 0. */ |
Zelalem | 91d8061 | 2020-02-12 10:37:03 -0600 | [diff] [blame] | 605 | for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 606 | parent_idx = parent_nodes[level - 1U]; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 607 | psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]); |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 608 | } |
| 609 | } |
| 610 | |
| 611 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 612 | * Simple routine to determine whether a mpidr is valid or not. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 613 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 614 | int psci_validate_mpidr(u_register_t mpidr) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 615 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 616 | if (plat_core_pos_by_mpidr(mpidr) < 0) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 617 | return PSCI_E_INVALID_PARAMS; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 618 | |
| 619 | return PSCI_E_SUCCESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 620 | } |
| 621 | |
| 622 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 623 | * This function determines the full entrypoint information for the requested |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 624 | * PSCI entrypoint on power on/resume and returns it. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 625 | ******************************************************************************/ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 626 | #ifdef __aarch64__ |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 627 | static int psci_get_ns_ep_info(entry_point_info_t *ep, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 628 | uintptr_t entrypoint, |
| 629 | u_register_t context_id) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 630 | { |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 631 | u_register_t ep_attr, sctlr; |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 632 | unsigned int daif, ee, mode; |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 633 | u_register_t ns_scr_el3 = read_scr_el3(); |
| 634 | u_register_t ns_sctlr_el1 = read_sctlr_el1(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 635 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 636 | sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? |
| 637 | read_sctlr_el2() : ns_sctlr_el1; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 638 | ee = 0; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 639 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 640 | ep_attr = NON_SECURE | EP_ST_DISABLE; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 641 | if ((sctlr & SCTLR_EE_BIT) != 0U) { |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 642 | ep_attr |= EP_EE_BIG; |
| 643 | ee = 1; |
| 644 | } |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 645 | SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 646 | |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 647 | ep->pc = entrypoint; |
Douglas Raillard | a8954fc | 2017-01-26 15:54:44 +0000 | [diff] [blame] | 648 | zeromem(&ep->args, sizeof(ep->args)); |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 649 | ep->args.arg0 = context_id; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 650 | |
| 651 | /* |
| 652 | * Figure out whether the cpu enters the non-secure address space |
| 653 | * in aarch32 or aarch64 |
| 654 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 655 | if ((ns_scr_el3 & SCR_RW_BIT) != 0U) { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 656 | |
| 657 | /* |
| 658 | * Check whether a Thumb entry point has been provided for an |
| 659 | * aarch64 EL |
| 660 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 661 | if ((entrypoint & 0x1UL) != 0UL) |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 662 | return PSCI_E_INVALID_ADDRESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 663 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 664 | mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 665 | |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 666 | ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX, |
| 667 | DISABLE_ALL_EXCEPTIONS); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 668 | } else { |
| 669 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 670 | mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? |
| 671 | MODE32_hyp : MODE32_svc; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 672 | |
| 673 | /* |
| 674 | * TODO: Choose async. exception bits if HYP mode is not |
| 675 | * implemented according to the values of SCR.{AW, FW} bits |
| 676 | */ |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 677 | daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT; |
| 678 | |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 679 | ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee, |
| 680 | daif); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 681 | } |
| 682 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 683 | return PSCI_E_SUCCESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 684 | } |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 685 | #else /* !__aarch64__ */ |
| 686 | static int psci_get_ns_ep_info(entry_point_info_t *ep, |
| 687 | uintptr_t entrypoint, |
| 688 | u_register_t context_id) |
| 689 | { |
| 690 | u_register_t ep_attr; |
| 691 | unsigned int aif, ee, mode; |
| 692 | u_register_t scr = read_scr(); |
| 693 | u_register_t ns_sctlr, sctlr; |
| 694 | |
| 695 | /* Switch to non secure state */ |
| 696 | write_scr(scr | SCR_NS_BIT); |
| 697 | isb(); |
| 698 | ns_sctlr = read_sctlr(); |
| 699 | |
| 700 | sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr; |
| 701 | |
| 702 | /* Return to original state */ |
| 703 | write_scr(scr); |
| 704 | isb(); |
| 705 | ee = 0; |
| 706 | |
| 707 | ep_attr = NON_SECURE | EP_ST_DISABLE; |
| 708 | if (sctlr & SCTLR_EE_BIT) { |
| 709 | ep_attr |= EP_EE_BIG; |
| 710 | ee = 1; |
| 711 | } |
| 712 | SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); |
| 713 | |
| 714 | ep->pc = entrypoint; |
| 715 | zeromem(&ep->args, sizeof(ep->args)); |
| 716 | ep->args.arg0 = context_id; |
| 717 | |
| 718 | mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc; |
| 719 | |
| 720 | /* |
| 721 | * TODO: Choose async. exception bits if HYP mode is not |
| 722 | * implemented according to the values of SCR.{AW, FW} bits |
| 723 | */ |
| 724 | aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT; |
| 725 | |
| 726 | ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif); |
| 727 | |
| 728 | return PSCI_E_SUCCESS; |
| 729 | } |
| 730 | |
| 731 | #endif /* __aarch64__ */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 732 | |
| 733 | /******************************************************************************* |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 734 | * This function validates the entrypoint with the platform layer if the |
| 735 | * appropriate pm_ops hook is exported by the platform and returns the |
| 736 | * 'entry_point_info'. |
| 737 | ******************************************************************************/ |
| 738 | int psci_validate_entry_point(entry_point_info_t *ep, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 739 | uintptr_t entrypoint, |
| 740 | u_register_t context_id) |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 741 | { |
| 742 | int rc; |
| 743 | |
| 744 | /* Validate the entrypoint using platform psci_ops */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 745 | if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) { |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 746 | rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); |
| 747 | if (rc != PSCI_E_SUCCESS) |
| 748 | return PSCI_E_INVALID_ADDRESS; |
| 749 | } |
| 750 | |
| 751 | /* |
| 752 | * Verify and derive the re-entry information for |
| 753 | * the non-secure world from the non-secure state from |
| 754 | * where this call originated. |
| 755 | */ |
| 756 | rc = psci_get_ns_ep_info(ep, entrypoint, context_id); |
| 757 | return rc; |
| 758 | } |
| 759 | |
| 760 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 761 | * Generic handler which is called when a cpu is physically powered on. It |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 762 | * traverses the node information and finds the highest power level powered |
| 763 | * off and performs generic, architectural, platform setup and state management |
| 764 | * to power on that power level and power levels below it. |
| 765 | * e.g. For a cpu that's been powered on, it will call the platform specific |
| 766 | * code to enable the gic cpu interface and for a cluster it will enable |
| 767 | * coherency at the interconnect level in addition to gic cpu interface. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 768 | ******************************************************************************/ |
Soby Mathew | d019487 | 2016-04-29 19:01:30 +0100 | [diff] [blame] | 769 | void psci_warmboot_entrypoint(void) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 770 | { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 771 | unsigned int end_pwrlvl; |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 772 | unsigned int cpu_idx = plat_my_core_pos(); |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 773 | unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 774 | psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 775 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 776 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 777 | * Verify that we have been explicitly turned ON or resumed from |
| 778 | * suspend. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 779 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 780 | if (psci_get_aff_info_state() == AFF_STATE_OFF) { |
Andrew Walbran | 8fe72b9 | 2020-01-23 16:22:44 +0000 | [diff] [blame] | 781 | ERROR("Unexpected affinity info state.\n"); |
James Morrissey | 40a6f64 | 2014-02-10 14:24:36 +0000 | [diff] [blame] | 782 | panic(); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 783 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 784 | |
| 785 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 786 | * Get the maximum power domain level to traverse to after this cpu |
| 787 | * has been physically powered up. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 788 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 789 | end_pwrlvl = get_power_on_target_pwrlvl(); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 790 | |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 791 | /* Get the parent nodes */ |
| 792 | psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes); |
| 793 | |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 794 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 795 | * This function acquires the lock corresponding to each power level so |
| 796 | * that by the time all locks are taken, the system topology is snapshot |
| 797 | * and state management can be done safely. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 798 | */ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 799 | psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 800 | |
Soby Mathew | 8336f68 | 2017-10-16 15:19:31 +0100 | [diff] [blame] | 801 | psci_get_target_local_pwr_states(end_pwrlvl, &state_info); |
| 802 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 803 | #if ENABLE_PSCI_STAT |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 804 | plat_psci_stat_accounting_stop(&state_info); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 805 | #endif |
| 806 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 807 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 808 | * This CPU could be resuming from suspend or it could have just been |
| 809 | * turned on. To distinguish between these 2 cases, we examine the |
| 810 | * affinity state of the CPU: |
| 811 | * - If the affinity state is ON_PENDING then it has just been |
| 812 | * turned on. |
| 813 | * - Else it is resuming from suspend. |
| 814 | * |
| 815 | * Depending on the type of warm reset identified, choose the right set |
| 816 | * of power management handler and perform the generic, architecture |
| 817 | * and platform specific handling. |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 818 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 819 | if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING) |
| 820 | psci_cpu_on_finish(cpu_idx, &state_info); |
| 821 | else |
| 822 | psci_cpu_suspend_finish(cpu_idx, &state_info); |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 823 | |
| 824 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 825 | * Set the requested and target state of this CPU and all the higher |
| 826 | * power domains which are ancestors of this CPU to run. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 827 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 828 | psci_set_pwr_domains_to_run(end_pwrlvl); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 829 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 830 | #if ENABLE_PSCI_STAT |
| 831 | /* |
| 832 | * Update PSCI stats. |
| 833 | * Caches are off when writing stats data on the power down path. |
| 834 | * Since caches are now enabled, it's necessary to do cache |
| 835 | * maintenance before reading that same data. |
| 836 | */ |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 837 | psci_stats_update_pwr_up(end_pwrlvl, &state_info); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 838 | #endif |
| 839 | |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 840 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 841 | * This loop releases the lock corresponding to each power level |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 842 | * in the reverse order to which they were acquired. |
| 843 | */ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 844 | psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 845 | } |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 846 | |
| 847 | /******************************************************************************* |
| 848 | * This function initializes the set of hooks that PSCI invokes as part of power |
| 849 | * management operation. The power management hooks are expected to be provided |
| 850 | * by the SPD, after it finishes all its initialization |
| 851 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 852 | void psci_register_spd_pm_hook(const spd_pm_ops_t *pm) |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 853 | { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 854 | assert(pm != NULL); |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 855 | psci_spd_pm = pm; |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 856 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 857 | if (pm->svc_migrate != NULL) |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 858 | psci_caps |= define_psci_cap(PSCI_MIG_AARCH64); |
| 859 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 860 | if (pm->svc_migrate_info != NULL) |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 861 | psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) |
| 862 | | define_psci_cap(PSCI_MIG_INFO_TYPE); |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 863 | } |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 864 | |
| 865 | /******************************************************************************* |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 866 | * This function invokes the migrate info hook in the spd_pm_ops. It performs |
| 867 | * the necessary return value validation. If the Secure Payload is UP and |
| 868 | * migrate capable, it returns the mpidr of the CPU on which the Secure payload |
| 869 | * is resident through the mpidr parameter. Else the value of the parameter on |
| 870 | * return is undefined. |
| 871 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 872 | int psci_spd_migrate_info(u_register_t *mpidr) |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 873 | { |
| 874 | int rc; |
| 875 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 876 | if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL)) |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 877 | return PSCI_E_NOT_SUPPORTED; |
| 878 | |
| 879 | rc = psci_spd_pm->svc_migrate_info(mpidr); |
| 880 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 881 | assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) || |
| 882 | (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED)); |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 883 | |
| 884 | return rc; |
| 885 | } |
| 886 | |
| 887 | |
| 888 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 889 | * This function prints the state of all power domains present in the |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 890 | * system |
| 891 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 892 | void psci_print_power_domain_map(void) |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 893 | { |
| 894 | #if LOG_LEVEL >= LOG_LEVEL_INFO |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 895 | unsigned int idx; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 896 | plat_local_state_t state; |
| 897 | plat_local_state_type_t state_type; |
| 898 | |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 899 | /* This array maps to the PSCI_STATE_X definitions in psci.h */ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 900 | static const char * const psci_state_type_str[] = { |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 901 | "ON", |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 902 | "RETENTION", |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 903 | "OFF", |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 904 | }; |
| 905 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 906 | INFO("PSCI Power Domain Map:\n"); |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 907 | for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 908 | idx++) { |
| 909 | state_type = find_local_state_type( |
| 910 | psci_non_cpu_pd_nodes[idx].local_state); |
| 911 | INFO(" Domain Node : Level %u, parent_node %d," |
| 912 | " State %s (0x%x)\n", |
| 913 | psci_non_cpu_pd_nodes[idx].level, |
| 914 | psci_non_cpu_pd_nodes[idx].parent_node, |
| 915 | psci_state_type_str[state_type], |
| 916 | psci_non_cpu_pd_nodes[idx].local_state); |
| 917 | } |
| 918 | |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 919 | for (idx = 0; idx < psci_plat_core_count; idx++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 920 | state = psci_get_cpu_local_state_by_idx(idx); |
| 921 | state_type = find_local_state_type(state); |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 922 | INFO(" CPU Node : MPID 0x%llx, parent_node %d," |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 923 | " State %s (0x%x)\n", |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 924 | (unsigned long long)psci_cpu_pd_nodes[idx].mpidr, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 925 | psci_cpu_pd_nodes[idx].parent_node, |
| 926 | psci_state_type_str[state_type], |
| 927 | psci_get_cpu_local_state_by_idx(idx)); |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 928 | } |
| 929 | #endif |
| 930 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 931 | |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 932 | /****************************************************************************** |
| 933 | * Return whether any secondaries were powered up with CPU_ON call. A CPU that |
| 934 | * have ever been powered up would have set its MPDIR value to something other |
| 935 | * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to |
| 936 | * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is |
| 937 | * meaningful only when called on the primary CPU during early boot. |
| 938 | *****************************************************************************/ |
| 939 | int psci_secondaries_brought_up(void) |
| 940 | { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 941 | unsigned int idx, n_valid = 0U; |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 942 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 943 | for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) { |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 944 | if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR) |
| 945 | n_valid++; |
| 946 | } |
| 947 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 948 | assert(n_valid > 0U); |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 949 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 950 | return (n_valid > 1U) ? 1 : 0; |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 951 | } |
| 952 | |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 953 | /******************************************************************************* |
| 954 | * Initiate power down sequence, by calling power down operations registered for |
| 955 | * this CPU. |
| 956 | ******************************************************************************/ |
| 957 | void psci_do_pwrdown_sequence(unsigned int power_level) |
| 958 | { |
| 959 | #if HW_ASSISTED_COHERENCY |
| 960 | /* |
| 961 | * With hardware-assisted coherency, the CPU drivers only initiate the |
| 962 | * power down sequence, without performing cache-maintenance operations |
Andrew F. Davis | 564f954 | 2018-08-30 12:08:01 -0500 | [diff] [blame] | 963 | * in software. Data caches enabled both before and after this call. |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 964 | */ |
| 965 | prepare_cpu_pwr_dwn(power_level); |
| 966 | #else |
| 967 | /* |
| 968 | * Without hardware-assisted coherency, the CPU drivers disable data |
Andrew F. Davis | 564f954 | 2018-08-30 12:08:01 -0500 | [diff] [blame] | 969 | * caches, then perform cache-maintenance operations in software. |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 970 | * |
Andrew F. Davis | 564f954 | 2018-08-30 12:08:01 -0500 | [diff] [blame] | 971 | * This also calls prepare_cpu_pwr_dwn() to initiate power down |
| 972 | * sequence, but that function will return with data caches disabled. |
| 973 | * We must ensure that the stack memory is flushed out to memory before |
| 974 | * we start popping from it again. |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 975 | */ |
| 976 | psci_do_pwrdown_cache_maintenance(power_level); |
| 977 | #endif |
| 978 | } |
Sandeep Tripathy | 1203004 | 2020-08-17 20:22:13 +0530 | [diff] [blame] | 979 | |
| 980 | /******************************************************************************* |
| 981 | * This function invokes the callback 'stop_func()' with the 'mpidr' of each |
| 982 | * online PE. Caller can pass suitable method to stop a remote core. |
| 983 | * |
| 984 | * 'wait_ms' is the timeout value in milliseconds for the other cores to |
| 985 | * transition to power down state. Passing '0' makes it non-blocking. |
| 986 | * |
| 987 | * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the |
| 988 | * given timeout. |
| 989 | ******************************************************************************/ |
| 990 | int psci_stop_other_cores(unsigned int wait_ms, |
| 991 | void (*stop_func)(u_register_t mpidr)) |
| 992 | { |
| 993 | unsigned int idx, this_cpu_idx; |
| 994 | |
| 995 | this_cpu_idx = plat_my_core_pos(); |
| 996 | |
| 997 | /* Invoke stop_func for each core */ |
| 998 | for (idx = 0U; idx < psci_plat_core_count; idx++) { |
| 999 | /* skip current CPU */ |
| 1000 | if (idx == this_cpu_idx) { |
| 1001 | continue; |
| 1002 | } |
| 1003 | |
| 1004 | /* Check if the CPU is ON */ |
| 1005 | if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) { |
| 1006 | (*stop_func)(psci_cpu_pd_nodes[idx].mpidr); |
| 1007 | } |
| 1008 | } |
| 1009 | |
| 1010 | /* Need to wait for other cores to shutdown */ |
| 1011 | if (wait_ms != 0U) { |
| 1012 | while ((wait_ms-- != 0U) && (psci_is_last_on_cpu() != 0U)) { |
| 1013 | mdelay(1U); |
| 1014 | } |
| 1015 | |
| 1016 | if (psci_is_last_on_cpu() != 0U) { |
| 1017 | WARN("Failed to stop all cores!\n"); |
| 1018 | psci_print_power_domain_map(); |
| 1019 | return PSCI_E_DENIED; |
| 1020 | } |
| 1021 | } |
| 1022 | |
| 1023 | return PSCI_E_SUCCESS; |
| 1024 | } |