blob: 22fd83a9080f1fa688346edff55afa5c2333d017 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Yoshifumi Hosoya2a9e1ac2019-03-11 15:15:25 +09002 * Copyright (c) 2017-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_m3_v11.h"
14
Marek Vasuta1736be2019-06-14 02:21:45 +020015#define RCAR_QOS_VERSION "rev.0.19"
Marek Vasut48cc6932018-12-12 16:35:00 +010016
Marek Vasuta1736be2019-06-14 02:21:45 +020017#define QOSWT_TIME_BANK0 20000000U /* unit:ns */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020018
Marek Vasuta1736be2019-06-14 02:21:45 +020019#define QOSWT_WTEN_ENABLE 0x1U
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020020
21#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11 (SL_INIT_SSLOTCLK_M3_11 - 0x5U)
22
Marek Vasuta1736be2019-06-14 02:21:45 +020023#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U
24#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U
25#define QOSWT_WTREF_SLOT0_EN \
26 ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
27 (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28#define QOSWT_WTREF_SLOT1_EN \
29 ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \
30 (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020031
Marek Vasuta1736be2019-06-14 02:21:45 +020032#define QOSWT_WTSET0_REQ_SSLOT0 5U
33#define WT_BASE_SUB_SLOT_NUM0 12U
34#define QOSWT_WTSET0_PERIOD0_M3_11 \
35 ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3_11) - 1U)
36#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
37#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020038
Marek Vasuta1736be2019-06-14 02:21:45 +020039#define QOSWT_WTSET1_PERIOD1_M3_11 \
40 ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3_11) - 1U)
41#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 - 1U)
42#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 - 1U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020043
44#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
45
46#if RCAR_REF_INT == RCAR_REF_DEFAULT
47#include "qos_init_m3_v11_mstat195.h"
48#else
49#include "qos_init_m3_v11_mstat390.h"
50#endif
51
52#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
53
54#if RCAR_REF_INT == RCAR_REF_DEFAULT
55#include "qos_init_m3_v11_qoswt195.h"
56#else
57#include "qos_init_m3_v11_qoswt390.h"
58#endif
59
60#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
61#endif
62
Marek Vasut7d84e592019-06-14 16:08:19 +020063struct rcar_gen3_dbsc_qos_settings m3_v11_qos[] = {
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020064 /* BUFCAM settings */
Marek Vasut7d84e592019-06-14 16:08:19 +020065 { DBSC_DBCAM0CNF1, 0x00043218 },
66 { DBSC_DBCAM0CNF2, 0x000000F4 },
67 { DBSC_DBCAM0CNF3, 0x00000000 },
68 { DBSC_DBSCHCNT0, 0x000F0037 },
69 { DBSC_DBSCHSZ0, 0x00000001 },
70 { DBSC_DBSCHRW0, 0x22421111 },
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020071
Marek Vasut5ea57a522019-06-14 01:51:40 +020072 /* DDR3 */
Marek Vasut7d84e592019-06-14 16:08:19 +020073 { DBSC_SCFCTST2, 0x012F1123 },
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020074
75 /* QoS Settings */
Marek Vasut7d84e592019-06-14 16:08:19 +020076 { DBSC_DBSCHQOS00, 0x00000F00 },
77 { DBSC_DBSCHQOS01, 0x00000B00 },
78 { DBSC_DBSCHQOS02, 0x00000000 },
79 { DBSC_DBSCHQOS03, 0x00000000 },
80 { DBSC_DBSCHQOS40, 0x00000300 },
81 { DBSC_DBSCHQOS41, 0x000002F0 },
82 { DBSC_DBSCHQOS42, 0x00000200 },
83 { DBSC_DBSCHQOS43, 0x00000100 },
84 { DBSC_DBSCHQOS90, 0x00000100 },
85 { DBSC_DBSCHQOS91, 0x000000F0 },
86 { DBSC_DBSCHQOS92, 0x000000A0 },
87 { DBSC_DBSCHQOS93, 0x00000040 },
88 { DBSC_DBSCHQOS120, 0x00000040 },
89 { DBSC_DBSCHQOS121, 0x00000030 },
90 { DBSC_DBSCHQOS122, 0x00000020 },
91 { DBSC_DBSCHQOS123, 0x00000010 },
92 { DBSC_DBSCHQOS130, 0x00000100 },
93 { DBSC_DBSCHQOS131, 0x000000F0 },
94 { DBSC_DBSCHQOS132, 0x000000A0 },
95 { DBSC_DBSCHQOS133, 0x00000040 },
96 { DBSC_DBSCHQOS140, 0x000000C0 },
97 { DBSC_DBSCHQOS141, 0x000000B0 },
98 { DBSC_DBSCHQOS142, 0x00000080 },
99 { DBSC_DBSCHQOS143, 0x00000040 },
100 { DBSC_DBSCHQOS150, 0x00000040 },
101 { DBSC_DBSCHQOS151, 0x00000030 },
102 { DBSC_DBSCHQOS152, 0x00000020 },
103 { DBSC_DBSCHQOS153, 0x00000010 },
104};
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200105
106void qos_init_m3_v11(void)
107{
Marek Vasut7d84e592019-06-14 16:08:19 +0200108 rcar_qos_dbsc_setting(m3_v11_qos, ARRAY_SIZE(m3_v11_qos), false);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200109
110 /* DRAM Split Address mapping */
111#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
112#if RCAR_LSI == RCAR_M3
113#error "Don't set DRAM Split 4ch(M3)"
114#else
115 ERROR("DRAM Split 4ch not supported.(M3)");
116 panic();
117#endif
118#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
119 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
120 NOTICE("BL2: DRAM Split is 2ch\n");
121 io_write_32(AXI_ADSPLCR0, 0x00000000U);
122 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
123 | ADSPLCR0_SPLITSEL(0xFFU)
124 | ADSPLCR0_AREA(0x1CU)
125 | ADSPLCR0_SWP);
126 io_write_32(AXI_ADSPLCR2, 0x00001004U);
127 io_write_32(AXI_ADSPLCR3, 0x00000000U);
128#else
129 NOTICE("BL2: DRAM Split is OFF\n");
130#endif
131
132#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
133#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
134 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
135#endif
136
137#if RCAR_REF_INT == RCAR_REF_DEFAULT
138 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
139#else
140 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
141#endif
142
143#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
144 NOTICE("BL2: Periodic Write DQ Training\n");
145#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
146
147 io_write_32(QOSCTRL_RAS, 0x00000044U);
148 io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
149 io_write_32(QOSCTRL_DANT, 0x0020100AU);
150 io_write_32(QOSCTRL_INSFC, 0x06330001U);
151 io_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */
152
153 io_write_32(QOSCTRL_SL_INIT,
154 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
155 SL_INIT_SSLOTCLK_M3_11);
156#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
157 io_write_32(QOSCTRL_REF_ARS,
158 ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11 << 16)));
159#else
160 io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
161#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
162
Marek Vasut5753df42019-06-14 01:39:27 +0200163 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200164
Marek Vasut5753df42019-06-14 01:39:27 +0200165 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
166 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
167 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
168 }
169 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
170 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
171 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
172 }
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200173#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
Marek Vasut5753df42019-06-14 01:39:27 +0200174 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
175 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, qoswt_fix[i]);
176 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, qoswt_fix[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200177 }
Marek Vasut5753df42019-06-14 01:39:27 +0200178 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
179 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
180 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
181 }
182#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200183
184 /* 3DG bus Leaf setting */
185 io_write_32(GPU_ACT_GRD, 0x00001234U);
186 io_write_32(GPU_ACT0, 0x00000000U);
187 io_write_32(GPU_ACT1, 0x00000000U);
188 io_write_32(GPU_ACT2, 0x00000000U);
189 io_write_32(GPU_ACT3, 0x00000000U);
190
191 /* RT bus Leaf setting */
192 io_write_32(RT_ACT0, 0x00000000U);
193 io_write_32(RT_ACT1, 0x00000000U);
194
195 /* CCI bus Leaf setting */
196 io_write_32(CPU_ACT0, 0x00000003U);
197 io_write_32(CPU_ACT1, 0x00000003U);
198 io_write_32(CPU_ACT2, 0x00000003U);
199 io_write_32(CPU_ACT3, 0x00000003U);
200
201 io_write_32(QOSCTRL_RAEN, 0x00000001U);
202
203#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
204 /* re-write training setting */
205 io_write_32(QOSWT_WTREF,
206 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
207 io_write_32(QOSWT_WTSET0,
208 ((QOSWT_WTSET0_PERIOD0_M3_11 << 16) |
209 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
210 io_write_32(QOSWT_WTSET1,
211 ((QOSWT_WTSET1_PERIOD1_M3_11 << 16) |
212 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
213
214 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
215#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
216
217 io_write_32(QOSCTRL_STATQC, 0x00000001U);
218#else
219 NOTICE("BL2: QoS is None\n");
220
221 io_write_32(QOSCTRL_RAEN, 0x00000001U);
222#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
223}