blob: 10fa6b4e2f24adcd42556e3e9c475c5e69b3d4c4 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
2 * Copyright (c) 2017-2018, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_m3_v11.h"
14
Marek Vasut48cc6932018-12-12 16:35:00 +010015#define RCAR_QOS_VERSION "rev.0.18"
16
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020017
18#define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */
19
20#define QOSWT_WTEN_ENABLE (0x1U)
21
22#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11 (SL_INIT_SSLOTCLK_M3_11 - 0x5U)
23
24#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
25#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
26#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
27#define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28
29#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
30#define WT_BASE_SUB_SLOT_NUM0 (12U)
31#define QOSWT_WTSET0_PERIOD0_M3_11 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_11)-1U)
32#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
33#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
34
35#define QOSWT_WTSET1_PERIOD1_M3_11 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_11)-1U)
36#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
37#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 -1U)
38
39#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
40
41#if RCAR_REF_INT == RCAR_REF_DEFAULT
42#include "qos_init_m3_v11_mstat195.h"
43#else
44#include "qos_init_m3_v11_mstat390.h"
45#endif
46
47#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
48
49#if RCAR_REF_INT == RCAR_REF_DEFAULT
50#include "qos_init_m3_v11_qoswt195.h"
51#else
52#include "qos_init_m3_v11_qoswt390.h"
53#endif
54
55#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
56#endif
57
58static void dbsc_setting(void)
59{
60 uint32_t md = 0;
61
62 /* BUFCAM settings */
63 io_write_32(DBSC_DBCAM0CNF1, 0x00043218); /* dbcam0cnf1 */
64 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4); /* dbcam0cnf2 */
65 io_write_32(DBSC_DBCAM0CNF3, 0x00000000); /* dbcam0cnf3 */
66 io_write_32(DBSC_DBSCHCNT0, 0x000F0037); /* dbschcnt0 */
67 io_write_32(DBSC_DBSCHSZ0, 0x00000001); /* dbschsz0 */
68 io_write_32(DBSC_DBSCHRW0, 0x22421111); /* dbschrw0 */
69
70 md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17;
71
72 switch (md) {
73 case 0x0:
74 /* DDR3200 */
75 io_write_32(DBSC_SCFCTST2, 0x012F1123);
76 break;
77 case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */
78 /* DDR2800 */
79 io_write_32(DBSC_SCFCTST2, 0x012F1123);
80 break;
81 case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */
82 /* DDR2400 */
83 io_write_32(DBSC_SCFCTST2, 0x012F1123);
84 break;
85 default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */
86 /* DDR1600 */
87 io_write_32(DBSC_SCFCTST2, 0x012F1123);
88 break;
89 }
90
91 /* QoS Settings */
92 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
93 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
94 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
95 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
96 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
97 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
98 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
99 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
100 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
101 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
102 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
103 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
104 io_write_32(DBSC_DBSCHQOS120, 0x00000040);
105 io_write_32(DBSC_DBSCHQOS121, 0x00000030);
106 io_write_32(DBSC_DBSCHQOS122, 0x00000020);
107 io_write_32(DBSC_DBSCHQOS123, 0x00000010);
108 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
109 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
110 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
111 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
112 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
113 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
114 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
115 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
116 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
117 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
118 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
119 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
120}
121
122void qos_init_m3_v11(void)
123{
124 dbsc_setting();
125
126 /* DRAM Split Address mapping */
127#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
128#if RCAR_LSI == RCAR_M3
129#error "Don't set DRAM Split 4ch(M3)"
130#else
131 ERROR("DRAM Split 4ch not supported.(M3)");
132 panic();
133#endif
134#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
135 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
136 NOTICE("BL2: DRAM Split is 2ch\n");
137 io_write_32(AXI_ADSPLCR0, 0x00000000U);
138 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
139 | ADSPLCR0_SPLITSEL(0xFFU)
140 | ADSPLCR0_AREA(0x1CU)
141 | ADSPLCR0_SWP);
142 io_write_32(AXI_ADSPLCR2, 0x00001004U);
143 io_write_32(AXI_ADSPLCR3, 0x00000000U);
144#else
145 NOTICE("BL2: DRAM Split is OFF\n");
146#endif
147
148#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
149#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
150 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
151#endif
152
153#if RCAR_REF_INT == RCAR_REF_DEFAULT
154 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
155#else
156 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
157#endif
158
159#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
160 NOTICE("BL2: Periodic Write DQ Training\n");
161#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
162
163 io_write_32(QOSCTRL_RAS, 0x00000044U);
164 io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
165 io_write_32(QOSCTRL_DANT, 0x0020100AU);
166 io_write_32(QOSCTRL_INSFC, 0x06330001U);
167 io_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */
168
169 io_write_32(QOSCTRL_SL_INIT,
170 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
171 SL_INIT_SSLOTCLK_M3_11);
172#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
173 io_write_32(QOSCTRL_REF_ARS,
174 ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11 << 16)));
175#else
176 io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
177#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
178
179 {
180 uint32_t i;
181
182 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
183 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
184 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
185 }
186 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
187 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
188 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
189 }
190#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
191 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
192 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
193 qoswt_fix[i]);
194 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
195 qoswt_fix[i]);
196 }
197 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
198 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
199 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
200 }
201#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
202 }
203
204 /* 3DG bus Leaf setting */
205 io_write_32(GPU_ACT_GRD, 0x00001234U);
206 io_write_32(GPU_ACT0, 0x00000000U);
207 io_write_32(GPU_ACT1, 0x00000000U);
208 io_write_32(GPU_ACT2, 0x00000000U);
209 io_write_32(GPU_ACT3, 0x00000000U);
210
211 /* RT bus Leaf setting */
212 io_write_32(RT_ACT0, 0x00000000U);
213 io_write_32(RT_ACT1, 0x00000000U);
214
215 /* CCI bus Leaf setting */
216 io_write_32(CPU_ACT0, 0x00000003U);
217 io_write_32(CPU_ACT1, 0x00000003U);
218 io_write_32(CPU_ACT2, 0x00000003U);
219 io_write_32(CPU_ACT3, 0x00000003U);
220
221 io_write_32(QOSCTRL_RAEN, 0x00000001U);
222
223#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
224 /* re-write training setting */
225 io_write_32(QOSWT_WTREF,
226 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
227 io_write_32(QOSWT_WTSET0,
228 ((QOSWT_WTSET0_PERIOD0_M3_11 << 16) |
229 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
230 io_write_32(QOSWT_WTSET1,
231 ((QOSWT_WTSET1_PERIOD1_M3_11 << 16) |
232 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
233
234 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
235#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
236
237 io_write_32(QOSCTRL_STATQC, 0x00000001U);
238#else
239 NOTICE("BL2: QoS is None\n");
240
241 io_write_32(QOSCTRL_RAEN, 0x00000001U);
242#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
243}