blob: 8fba80b15aedc93ec4cb05bbe6940081e113e08d [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Vikram Kanigirifbb13012016-02-15 11:54:14 +00002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <assert.h>
11#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010013#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000014#include <mmio.h>
15#include <plat_arm.h>
16#include <platform.h>
17
Soby Mathewa0fedc42016-06-16 14:52:04 +010018#define BL31_END (uintptr_t)(&__BL31_END__)
Dan Handley9df48042015-03-19 18:58:55 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/*
21 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000022 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000023 */
24static entry_point_info_t bl32_image_ep_info;
25static entry_point_info_t bl33_image_ep_info;
26
27
28/* Weak definitions may be overridden in specific ARM standard platform */
29#pragma weak bl31_early_platform_setup
30#pragma weak bl31_platform_setup
31#pragma weak bl31_plat_arch_setup
32#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000033
34
35/*******************************************************************************
36 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000037 * security state specified. BL33 corresponds to the non-secure image type
38 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000039 * if the image does not exist.
40 ******************************************************************************/
41entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
42{
43 entry_point_info_t *next_image_info;
44
45 assert(sec_state_is_valid(type));
46 next_image_info = (type == NON_SECURE)
47 ? &bl33_image_ep_info : &bl32_image_ep_info;
48 /*
49 * None of the images on the ARM development platforms can have 0x0
50 * as the entrypoint
51 */
52 if (next_image_info->pc)
53 return next_image_info;
54 else
55 return NULL;
56}
57
58/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000059 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000060 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
61 * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be
62 * done before the MMU is initialized so that the memory layout can be used
63 * while creating page tables. BL2 has flushed this information to memory, so
64 * we are guaranteed to pick up good data.
65 ******************************************************************************/
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010066#if LOAD_IMAGE_V2
67void arm_bl31_early_platform_setup(void *from_bl2,
68 void *plat_params_from_bl2)
69#else
Dan Handley9df48042015-03-19 18:58:55 +000070void arm_bl31_early_platform_setup(bl31_params_t *from_bl2,
71 void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010072#endif
Dan Handley9df48042015-03-19 18:58:55 +000073{
74 /* Initialize the console to provide early debug support */
75 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
76 ARM_CONSOLE_BAUDRATE);
77
78#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +000079 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +000080 assert(from_bl2 == NULL);
81 assert(plat_params_from_bl2 == NULL);
82
Juan Castillo456deef2015-11-06 10:01:37 +000083#ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +000084 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +000085 SET_PARAM_HEAD(&bl32_image_ep_info,
86 PARAM_EP,
87 VERSION_1,
88 0);
89 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
90 bl32_image_ep_info.pc = BL32_BASE;
91 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Juan Castillo456deef2015-11-06 10:01:37 +000092#endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +000093
Juan Castillo7d199412015-12-14 09:35:25 +000094 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +000095 SET_PARAM_HEAD(&bl33_image_ep_info,
96 PARAM_EP,
97 VERSION_1,
98 0);
99 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000100 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000101 * is located and the entry state information
102 */
103 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100104
Dan Handley9df48042015-03-19 18:58:55 +0000105 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
106 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
107
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100108#else /* RESET_TO_BL31 */
109
Dan Handley9df48042015-03-19 18:58:55 +0000110 /*
111 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000112 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000113 * In release builds, it's not used.
114 */
115 assert(((unsigned long long)plat_params_from_bl2) ==
116 ARM_BL31_PLAT_PARAM_VAL);
117
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100118# if LOAD_IMAGE_V2
119 /*
120 * Check params passed from BL2 should not be NULL,
121 */
122 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
123 assert(params_from_bl2 != NULL);
124 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
125 assert(params_from_bl2->h.version >= VERSION_2);
126
127 bl_params_node_t *bl_params = params_from_bl2->head;
128
129 /*
130 * Copy BL33 and BL32 (if present), entry point information.
131 * They are stored in Secure RAM, in BL2's address space.
132 */
133 while (bl_params) {
134 if (bl_params->image_id == BL32_IMAGE_ID)
135 bl32_image_ep_info = *bl_params->ep_info;
136
137 if (bl_params->image_id == BL33_IMAGE_ID)
138 bl33_image_ep_info = *bl_params->ep_info;
139
140 bl_params = bl_params->next_params_info;
141 }
142
143 if (bl33_image_ep_info.pc == 0)
144 panic();
145
146# else /* LOAD_IMAGE_V2 */
147
148 /*
149 * Check params passed from BL2 should not be NULL,
150 */
151 assert(from_bl2 != NULL);
152 assert(from_bl2->h.type == PARAM_BL31);
153 assert(from_bl2->h.version >= VERSION_1);
154
Dan Handley9df48042015-03-19 18:58:55 +0000155 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000156 * Copy BL32 (if populated by BL2) and BL33 entry point information.
Dan Handley9df48042015-03-19 18:58:55 +0000157 * They are stored in Secure RAM, in BL2's address space.
158 */
Juan Castillo456deef2015-11-06 10:01:37 +0000159 if (from_bl2->bl32_ep_info)
160 bl32_image_ep_info = *from_bl2->bl32_ep_info;
Dan Handley9df48042015-03-19 18:58:55 +0000161 bl33_image_ep_info = *from_bl2->bl33_ep_info;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100162
163# endif /* LOAD_IMAGE_V2 */
164#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000165}
166
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100167#if LOAD_IMAGE_V2
168void bl31_early_platform_setup(void *from_bl2,
169 void *plat_params_from_bl2)
170#else
Dan Handley9df48042015-03-19 18:58:55 +0000171void bl31_early_platform_setup(bl31_params_t *from_bl2,
172 void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100173#endif
Dan Handley9df48042015-03-19 18:58:55 +0000174{
175 arm_bl31_early_platform_setup(from_bl2, plat_params_from_bl2);
176
177 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000178 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000179 * No need for locks as no other CPU is active.
180 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000181 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100182
Dan Handley9df48042015-03-19 18:58:55 +0000183 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000184 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100185 * Earlier bootloader stages might already do this (e.g. Trusted
186 * Firmware's BL1 does it) but we can't assume so. There is no harm in
187 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000188 * Platform specific PSCI code will enable coherency for other
189 * clusters.
190 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000191 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000192}
193
194/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000195 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000196 ******************************************************************************/
197void arm_bl31_platform_setup(void)
198{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000199 /* Initialize the GIC driver, cpu and distributor interfaces */
200 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000201 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000202
203#if RESET_TO_BL31
204 /*
205 * Do initial security configuration to allow DRAM/device access
206 * (if earlier BL has not already done so).
207 */
208 plat_arm_security_setup();
209
210#endif /* RESET_TO_BL31 */
211
212 /* Enable and initialize the System level generic timer */
213 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
214 CNTCR_FCREQ(0) | CNTCR_EN);
215
216 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100217 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000218
219 /* Initialize power controller before setting up topology */
220 plat_arm_pwrc_setup();
Dan Handley9df48042015-03-19 18:58:55 +0000221}
222
Soby Mathew2fd66be2015-12-09 11:38:43 +0000223/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000224 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000225 * standard platforms
226 ******************************************************************************/
227void arm_bl31_plat_runtime_setup(void)
228{
229 /* Initialize the runtime console */
230 console_init(PLAT_ARM_BL31_RUN_UART_BASE, PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ,
231 ARM_CONSOLE_BAUDRATE);
232}
233
Dan Handley9df48042015-03-19 18:58:55 +0000234void bl31_platform_setup(void)
235{
236 arm_bl31_platform_setup();
237}
238
Soby Mathew2fd66be2015-12-09 11:38:43 +0000239void bl31_plat_runtime_setup(void)
240{
241 arm_bl31_plat_runtime_setup();
242}
243
Dan Handley9df48042015-03-19 18:58:55 +0000244/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100245 * Perform the very early platform specific architectural setup shared between
246 * ARM standard platforms. This only does basic initialization. Later
247 * architectural setup (bl31_arch_setup()) does not do anything platform
248 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000249 ******************************************************************************/
250void arm_bl31_plat_arch_setup(void)
251{
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100252 arm_setup_page_tables(BL31_BASE,
253 BL31_END - BL31_BASE,
254 BL_CODE_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900255 BL_CODE_END,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100256 BL_RO_DATA_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900257 BL_RO_DATA_END
Dan Handley9df48042015-03-19 18:58:55 +0000258#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900259 , BL_COHERENT_RAM_BASE,
260 BL_COHERENT_RAM_END
Dan Handley9df48042015-03-19 18:58:55 +0000261#endif
262 );
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100263 enable_mmu_el3(0);
Dan Handley9df48042015-03-19 18:58:55 +0000264}
265
266void bl31_plat_arch_setup(void)
267{
268 arm_bl31_plat_arch_setup();
269}