blob: 63d55bbc05e3a58b8fd1286ea13ea7b52b39679d [file] [log] [blame]
johpow01a3810e82021-05-18 15:23:31 -05001/*
Bipin Ravi86499742022-01-18 01:59:06 -06002 * Copyright (c) 2021-2022, Arm Limited. All rights reserved.
johpow01a3810e82021-05-18 15:23:31 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_a710.h>
11#include <cpu_macros.S>
12#include <plat_macros.S>
Bipin Ravi86499742022-01-18 01:59:06 -060013#include "wa_cve_2022_23960_bhb_vector.S"
johpow01a3810e82021-05-18 15:23:31 -050014
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
17#error "Cortex A710 must be compiled with HW_ASSISTED_COHERENCY enabled"
18#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
22#error "Cortex A710 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23#endif
24
Bipin Ravi86499742022-01-18 01:59:06 -060025#if WORKAROUND_CVE_2022_23960
26 wa_cve_2022_23960_bhb_vector_table CORTEX_A710_BHB_LOOP_COUNT, cortex_a710
27#endif /* WORKAROUND_CVE_2022_23960 */
28
nayanpatel-arme55d3252021-08-06 16:39:48 -070029/* --------------------------------------------------
30 * Errata Workaround for Cortex-A710 Erratum 1987031.
31 * This applies to revision r0p0, r1p0 and r2p0 of Cortex-A710. It is still
32 * open.
33 * Inputs:
34 * x0: variant[4:7] and revision[0:3] of current cpu.
35 * Shall clobber: x0-x17
36 * --------------------------------------------------
37 */
38func errata_a710_1987031_wa
39 /* Check revision. */
40 mov x17, x30
41 bl check_errata_1987031
42 cbz x0, 1f
43
44 /* Apply instruction patching sequence */
45 ldr x0,=0x6
46 msr S3_6_c15_c8_0,x0
47 ldr x0,=0xF3A08002
48 msr S3_6_c15_c8_2,x0
49 ldr x0,=0xFFF0F7FE
50 msr S3_6_c15_c8_3,x0
51 ldr x0,=0x40000001003ff
52 msr S3_6_c15_c8_1,x0
53 ldr x0,=0x7
54 msr S3_6_c15_c8_0,x0
55 ldr x0,=0xBF200000
56 msr S3_6_c15_c8_2,x0
57 ldr x0,=0xFFEF0000
58 msr S3_6_c15_c8_3,x0
59 ldr x0,=0x40000001003f3
60 msr S3_6_c15_c8_1,x0
61 isb
621:
63 ret x17
64endfunc errata_a710_1987031_wa
65
66func check_errata_1987031
67 /* Applies to r0p0, r1p0 and r2p0 */
68 mov x1, #0x20
69 b cpu_rev_var_ls
70endfunc check_errata_1987031
71
nayanpatel-arm7597d082021-08-25 17:35:15 -070072/* --------------------------------------------------
73 * Errata Workaround for Cortex-A710 Erratum 2081180.
74 * This applies to revision r0p0, r1p0 and r2p0 of Cortex-A710.
75 * It is still open.
76 * Inputs:
77 * x0: variant[4:7] and revision[0:3] of current cpu.
78 * Shall clobber: x0-x17
79 * --------------------------------------------------
80 */
81func errata_a710_2081180_wa
82 /* Check revision. */
83 mov x17, x30
84 bl check_errata_2081180
85 cbz x0, 1f
86
87 /* Apply instruction patching sequence */
88 ldr x0,=0x3
89 msr S3_6_c15_c8_0,x0
90 ldr x0,=0xF3A08002
91 msr S3_6_c15_c8_2,x0
92 ldr x0,=0xFFF0F7FE
93 msr S3_6_c15_c8_3,x0
94 ldr x0,=0x10002001003FF
95 msr S3_6_c15_c8_1,x0
96 ldr x0,=0x4
97 msr S3_6_c15_c8_0,x0
98 ldr x0,=0xBF200000
99 msr S3_6_c15_c8_2,x0
100 ldr x0,=0xFFEF0000
101 msr S3_6_c15_c8_3,x0
102 ldr x0,=0x10002001003F3
103 msr S3_6_c15_c8_1,x0
104 isb
1051:
106 ret x17
107endfunc errata_a710_2081180_wa
108
109func check_errata_2081180
110 /* Applies to r0p0, r1p0 and r2p0 */
111 mov x1, #0x20
112 b cpu_rev_var_ls
113endfunc check_errata_2081180
114
Bipin Ravicd39b142021-03-31 16:45:40 -0500115/* ---------------------------------------------------------------------
116 * Errata Workaround for Cortex-A710 Erratum 2055002.
117 * This applies to revision r1p0, r2p0 of Cortex-A710 and is still open.
118 * Inputs:
119 * x0: variant[4:7] and revision[0:3] of current cpu.
120 * Shall clobber: x0-x17
121 * ---------------------------------------------------------------------
122 */
123func errata_a710_2055002_wa
124 /* Compare x0 against revision r2p0 */
125 mov x17, x30
126 bl check_errata_2055002
127 cbz x0, 1f
128 mrs x1, CORTEX_A710_CPUACTLR_EL1
129 orr x1, x1, CORTEX_A710_CPUACTLR_EL1_BIT_46
130 msr CORTEX_A710_CPUACTLR_EL1, x1
1311:
132 ret x17
133endfunc errata_a710_2055002_wa
134
135func check_errata_2055002
136 /* Applies to r1p0, r2p0 */
137 mov x1, #0x20
138 b cpu_rev_var_ls
139endfunc check_errata_2055002
140
Bipin Ravi87e1d282021-03-31 18:45:55 -0500141/* -------------------------------------------------------------
142 * Errata Workaround for Cortex-A710 Erratum 2017096.
143 * This applies to revisions r0p0, r1p0 and r2p0 of Cortex-A710.
144 * Inputs:
145 * x0: variant[4:7] and revision[0:3] of current cpu.
146 * Shall clobber: x0-x17
147 * -------------------------------------------------------------
148 */
149func errata_a710_2017096_wa
150 /* Compare x0 against revision r0p0 to r2p0 */
151 mov x17, x30
152 bl check_errata_2017096
153 cbz x0, 1f
154 mrs x1, CORTEX_A710_CPUECTLR_EL1
155 orr x1, x1, CORTEX_A710_CPUECTLR_EL1_PFSTIDIS_BIT
156 msr CORTEX_A710_CPUECTLR_EL1, x1
157
1581:
159 ret x17
160endfunc errata_a710_2017096_wa
161
162func check_errata_2017096
163 /* Applies to r0p0, r1p0, r2p0 */
164 mov x1, #0x20
165 b cpu_rev_var_ls
166endfunc check_errata_2017096
167
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700168
169/* ---------------------------------------------------------------------
170 * Errata Workaround for Cortex-A710 Erratum 2083908.
171 * This applies to revision r2p0 of Cortex-A710 and is still open.
172 * Inputs:
173 * x0: variant[4:7] and revision[0:3] of current cpu.
174 * Shall clobber: x0-x17
175 * ---------------------------------------------------------------------
176 */
177func errata_a710_2083908_wa
178 /* Compare x0 against revision r2p0 */
179 mov x17, x30
180 bl check_errata_2083908
181 cbz x0, 1f
182 mrs x1, CORTEX_A710_CPUACTLR5_EL1
183 orr x1, x1, CORTEX_A710_CPUACTLR5_EL1_BIT_13
184 msr CORTEX_A710_CPUACTLR5_EL1, x1
1851:
186 ret x17
187endfunc errata_a710_2083908_wa
188
189func check_errata_2083908
190 /* Applies to r2p0 */
191 mov x1, #CPU_REV(2, 0)
192 mov x2, #CPU_REV(2, 0)
193 b cpu_rev_var_range
194endfunc check_errata_2083908
195
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700196/* ---------------------------------------------------------------------
197 * Errata Workaround for Cortex-A710 Erratum 2058056.
198 * This applies to revisions r0p0, r1p0 and r2p0 of Cortex-A710 and is still
199 * open.
200 * Inputs:
201 * x0: variant[4:7] and revision[0:3] of current cpu.
202 * Shall clobber: x0-x17
203 * ---------------------------------------------------------------------
204 */
205func errata_a710_2058056_wa
206 /* Compare x0 against revision r2p0 */
207 mov x17, x30
208 bl check_errata_2058056
209 cbz x0, 1f
210 mrs x1, CORTEX_A710_CPUECTLR2_EL1
211 mov x0, #CORTEX_A710_CPUECTLR2_EL1_PF_MODE_CNSRV
212 bfi x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH
213 msr CORTEX_A710_CPUECTLR2_EL1, x1
2141:
215 ret x17
216endfunc errata_a710_2058056_wa
217
218func check_errata_2058056
219 /* Applies to r0p0, r1p0 and r2p0 */
220 mov x1, #0x20
221 b cpu_rev_var_ls
222endfunc check_errata_2058056
223
Bipin Ravi32705b12022-02-06 02:32:54 -0600224/* --------------------------------------------------
225 * Errata Workaround for Cortex-A710 Erratum 2267065.
226 * This applies to revisions r0p0, r1p0 and r2p0.
227 * It is fixed in r2p1.
228 * Inputs:
229 * x0: variant[4:7] and revision[0:3] of current cpu.
230 * Shall clobber: x0-x1, x17
231 * --------------------------------------------------
232 */
233func errata_a710_2267065_wa
234 /* Compare x0 against revision r2p0 */
235 mov x17, x30
236 bl check_errata_2267065
237 cbz x0, 1f
238
239 /* Apply instruction patching sequence */
240 mrs x1, CORTEX_A710_CPUACTLR_EL1
241 orr x1, x1, CORTEX_A710_CPUACTLR_EL1_BIT_22
242 msr CORTEX_A710_CPUACTLR_EL1, x1
2431:
244 ret x17
245endfunc errata_a710_2267065_wa
246
247func check_errata_2267065
248 /* Applies to r0p0, r1p0 and r2p0 */
249 mov x1, #0x20
250 b cpu_rev_var_ls
251endfunc check_errata_2267065
252
Bipin Ravid53069b2022-02-06 03:11:44 -0600253/* ---------------------------------------------------------------
254 * Errata Workaround for Cortex-A710 Erratum 2136059.
255 * This applies to revision r0p0, r1p0 and r2p0.
256 * It is fixed in r2p1.
257 * Inputs:
258 * x0: variant[4:7] and revision[0:3] of current cpu.
259 * Shall clobber: x0-x17
260 * ---------------------------------------------------------------
261 */
262func errata_a710_2136059_wa
263 /* Compare x0 against revision r2p0 */
264 mov x17, x30
265 bl check_errata_2136059
266 cbz x0, 1f
267
268 /* Apply the workaround */
269 mrs x1, CORTEX_A710_CPUACTLR5_EL1
270 orr x1, x1, CORTEX_A710_CPUACTLR5_EL1_BIT_44
271 msr CORTEX_A710_CPUACTLR5_EL1, x1
272
2731:
274 ret x17
275endfunc errata_a710_2136059_wa
276
277func check_errata_2136059
278 /* Applies to r0p0, r1p0 and r2p0 */
279 mov x1, #0x20
280 b cpu_rev_var_ls
281endfunc check_errata_2136059
282
johpow017249fd02022-02-28 18:34:04 -0600283/* ---------------------------------------------------------------
284 * Errata Workaround for Cortex-A710 Erratum 2282622.
285 * This applies to revision r0p0, r1p0 and r2p0.
286 * It is fixed in r2p1.
287 * Inputs:
288 * x0: variant[4:7] and revision[0:3] of current cpu.
289 * Shall clobber: x0, x1, x17
290 * ---------------------------------------------------------------
291 */
292func errata_a710_2282622_wa
293 /* Compare x0 against revision r2p0 */
294 mov x17, x30
295 bl check_errata_2282622
296 cbz x0, 1f
297
298 /* Apply the workaround */
299 mrs x1, CORTEX_A710_CPUACTLR2_EL1
300 orr x1, x1, BIT(0)
301 msr CORTEX_A710_CPUACTLR2_EL1, x1
302
3031:
304 ret x17
305endfunc errata_a710_2282622_wa
306
307func check_errata_2282622
308 /* Applies to r0p0, r1p0 and r2p0 */
309 mov x1, #0x20
310 b cpu_rev_var_ls
311endfunc check_errata_2282622
312
johpow017d52a8f2022-03-09 16:23:04 -0600313/* ---------------------------------------------------------------
314 * Errata Workaround for Cortex-A710 Erratum 2008768.
315 * This applies to revision r0p0, r1p0 and r2p0.
316 * It is fixed in r2p1.
317 * Inputs:
318 * x0: variant[4:7] and revision[0:3] of current cpu.
319 * Shall clobber: x0, x1, x2, x17
320 * ---------------------------------------------------------------
321 */
322func errata_a710_2008768_wa
323 mov x17, x30
324 bl check_errata_2008768
325 cbz x0, 1f
326
327 /* Stash ERRSELR_EL1 in x2 */
328 mrs x2, ERRSELR_EL1
329
330 /* Select error record 0 and clear ED bit */
331 msr ERRSELR_EL1, xzr
332 mrs x1, ERXCTLR_EL1
333 bfi x1, xzr, #ERXCTLR_ED_SHIFT, #1
334 msr ERXCTLR_EL1, x1
335
336 /* Select error record 1 and clear ED bit */
337 mov x0, #1
338 msr ERRSELR_EL1, x0
339 mrs x1, ERXCTLR_EL1
340 bfi x1, xzr, #ERXCTLR_ED_SHIFT, #1
341 msr ERXCTLR_EL1, x1
342
343 /* Restore ERRSELR_EL1 from x2 */
344 msr ERRSELR_EL1, x2
345
3461:
347 ret x17
348endfunc errata_a710_2008768_wa
349
350func check_errata_2008768
351 /* Applies to r0p0, r1p0 and r2p0 */
352 mov x1, #0x20
353 b cpu_rev_var_ls
354endfunc check_errata_2008768
355
Bipin Ravi86499742022-01-18 01:59:06 -0600356func check_errata_cve_2022_23960
357#if WORKAROUND_CVE_2022_23960
358 mov x0, #ERRATA_APPLIES
359#else
360 mov x0, #ERRATA_MISSING
361#endif
362 ret
363endfunc check_errata_cve_2022_23960
364
johpow01a3810e82021-05-18 15:23:31 -0500365 /* ----------------------------------------------------
366 * HW will do the cache maintenance while powering down
367 * ----------------------------------------------------
368 */
369func cortex_a710_core_pwr_dwn
johpow017d52a8f2022-03-09 16:23:04 -0600370
371#if ERRATA_A710_2008768
372 mov x4, x30
373 bl cpu_get_rev_var
374 bl errata_a710_2008768_wa
375 mov x30, x4
376#endif
377
johpow01a3810e82021-05-18 15:23:31 -0500378 /* ---------------------------------------------------
379 * Enable CPU power down bit in power control register
380 * ---------------------------------------------------
381 */
382 mrs x0, CORTEX_A710_CPUPWRCTLR_EL1
383 orr x0, x0, #CORTEX_A710_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
384 msr CORTEX_A710_CPUPWRCTLR_EL1, x0
385 isb
386 ret
387endfunc cortex_a710_core_pwr_dwn
388
Bipin Ravicd39b142021-03-31 16:45:40 -0500389#if REPORT_ERRATA
johpow01a3810e82021-05-18 15:23:31 -0500390 /*
Bipin Ravicd39b142021-03-31 16:45:40 -0500391 * Errata printing function for Cortex-A710. Must follow AAPCS.
johpow01a3810e82021-05-18 15:23:31 -0500392 */
johpow01a3810e82021-05-18 15:23:31 -0500393func cortex_a710_errata_report
nayanpatel-arme55d3252021-08-06 16:39:48 -0700394 stp x8, x30, [sp, #-16]!
395
396 bl cpu_get_rev_var
397 mov x8, x0
398
399 /*
400 * Report all errata. The revision-variant information is passed to
401 * checking functions of each errata.
402 */
403 report_errata ERRATA_A710_1987031, cortex_a710, 1987031
nayanpatel-arm7597d082021-08-25 17:35:15 -0700404 report_errata ERRATA_A710_2081180, cortex_a710, 2081180
Bipin Ravicd39b142021-03-31 16:45:40 -0500405 report_errata ERRATA_A710_2055002, cortex_a710, 2055002
Bipin Ravi87e1d282021-03-31 18:45:55 -0500406 report_errata ERRATA_A710_2017096, cortex_a710, 2017096
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700407 report_errata ERRATA_A710_2083908, cortex_a710, 2083908
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700408 report_errata ERRATA_A710_2058056, cortex_a710, 2058056
Bipin Ravi32705b12022-02-06 02:32:54 -0600409 report_errata ERRATA_A710_2267065, cortex_a710, 2267065
Bipin Ravid53069b2022-02-06 03:11:44 -0600410 report_errata ERRATA_A710_2136059, cortex_a710, 2136059
johpow017249fd02022-02-28 18:34:04 -0600411 report_errata ERRATA_A710_2282622, cortex_a710, 2282622
johpow017d52a8f2022-03-09 16:23:04 -0600412 report_errata ERRATA_A710_2008768, cortex_a710, 2008768
Bipin Ravi86499742022-01-18 01:59:06 -0600413 report_errata WORKAROUND_CVE_2022_23960, cortex_a710, cve_2022_23960
nayanpatel-arme55d3252021-08-06 16:39:48 -0700414
415 ldp x8, x30, [sp], #16
johpow01a3810e82021-05-18 15:23:31 -0500416 ret
417endfunc cortex_a710_errata_report
418#endif
419
420func cortex_a710_reset_func
nayanpatel-arme55d3252021-08-06 16:39:48 -0700421 mov x19, x30
422
johpow01a3810e82021-05-18 15:23:31 -0500423 /* Disable speculative loads */
424 msr SSBS, xzr
nayanpatel-arme55d3252021-08-06 16:39:48 -0700425
426 bl cpu_get_rev_var
427 mov x18, x0
428
429#if ERRATA_A710_1987031
430 mov x0, x18
431 bl errata_a710_1987031_wa
432#endif
433
nayanpatel-arm7597d082021-08-25 17:35:15 -0700434#if ERRATA_A710_2081180
435 mov x0, x18
436 bl errata_a710_2081180_wa
437#endif
438
Bipin Ravicd39b142021-03-31 16:45:40 -0500439#if ERRATA_A710_2055002
440 mov x0, x18
441 bl errata_a710_2055002_wa
442#endif
443
Bipin Ravi87e1d282021-03-31 18:45:55 -0500444#if ERRATA_A710_2017096
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700445 mov x0, x18
446 bl errata_a710_2017096_wa
447#endif
448
449#if ERRATA_A710_2083908
450 mov x0, x18
451 bl errata_a710_2083908_wa
Bipin Ravi87e1d282021-03-31 18:45:55 -0500452#endif
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700453
454#if ERRATA_A710_2058056
455 mov x0, x18
456 bl errata_a710_2058056_wa
457#endif
Bipin Ravi32705b12022-02-06 02:32:54 -0600458
459#if ERRATA_A710_2267065
460 mov x0, x18
461 bl errata_a710_2267065_wa
462#endif
463
Bipin Ravid53069b2022-02-06 03:11:44 -0600464#if ERRATA_A710_2136059
465 mov x0, x18
466 bl errata_a710_2136059_wa
467#endif
468
johpow017249fd02022-02-28 18:34:04 -0600469#if ERRATA_A710_2282622
470 mov x0, x18
471 bl errata_a710_2282622_wa
472#endif
473
Bipin Ravi86499742022-01-18 01:59:06 -0600474#if IMAGE_BL31 && WORKAROUND_CVE_2022_23960
475 /*
476 * The Cortex-A710 generic vectors are overridden to apply errata
477 * mitigation on exception entry from lower ELs.
478 */
479 adr x0, wa_cve_vbar_cortex_a710
480 msr vbar_el3, x0
481#endif /* IMAGE_BL31 && WORKAROUND_CVE_2022_23960 */
482
johpow01a3810e82021-05-18 15:23:31 -0500483 isb
Bipin Ravicd39b142021-03-31 16:45:40 -0500484 ret x19
johpow01a3810e82021-05-18 15:23:31 -0500485endfunc cortex_a710_reset_func
486
487 /* ---------------------------------------------
488 * This function provides Cortex-A710 specific
489 * register information for crash reporting.
490 * It needs to return with x6 pointing to
491 * a list of register names in ascii and
492 * x8 - x15 having values of registers to be
493 * reported.
494 * ---------------------------------------------
495 */
496.section .rodata.cortex_a710_regs, "aS"
497cortex_a710_regs: /* The ascii list of register names to be reported */
498 .asciz "cpuectlr_el1", ""
499
500func cortex_a710_cpu_reg_dump
501 adr x6, cortex_a710_regs
502 mrs x8, CORTEX_A710_CPUECTLR_EL1
503 ret
504endfunc cortex_a710_cpu_reg_dump
505
506declare_cpu_ops cortex_a710, CORTEX_A710_MIDR, \
507 cortex_a710_reset_func, \
508 cortex_a710_core_pwr_dwn