blob: b956491e3e84b7efc79a32b79a7e895333cfa030 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Paul Beesley1fbc97b2019-01-11 18:26:51 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stdbool.h>
9#include <string.h>
10
11#include <platform_def.h>
12
Achin Gupta27b895e2014-05-04 18:38:28 +010013#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000014#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <bl31/interrupt_mgmt.h>
16#include <common/bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010017#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/el3_runtime/context_mgmt.h>
19#include <lib/el3_runtime/pubsub_events.h>
20#include <lib/extensions/amu.h>
21#include <lib/extensions/mpam.h>
22#include <lib/extensions/spe.h>
23#include <lib/extensions/sve.h>
24#include <lib/utils.h>
25#include <plat/common/platform.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000026#include <smccc_helpers.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000027
Achin Gupta7aea9082014-02-01 07:51:28 +000028
29/*******************************************************************************
30 * Context management library initialisation routine. This library is used by
31 * runtime services to share pointers to 'cpu_context' structures for the secure
32 * and non-secure states. Management of the structures and their associated
33 * memory is not done by the context management library e.g. the PSCI service
34 * manages the cpu context used for entry from and exit to the non-secure state.
35 * The Secure payload dispatcher service manages the context(s) corresponding to
36 * the secure state. It also uses this library to get access to the non-secure
37 * state cpu context pointers.
38 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
39 * which will used for programming an entry into a lower EL. The same context
40 * will used to save state upon exception entry from that EL.
41 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +010042void __init cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000043{
44 /*
45 * The context management library has only global data to intialize, but
46 * that will be done when the BSS is zeroed out
47 */
48}
49
50/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +010051 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke4e126072014-06-04 21:10:52 +010052 * first use, and sets the initial entrypoint state as specified by the
53 * entry_point_info structure.
54 *
55 * The security state to initialize is determined by the SECURE attribute
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010056 * of the entry_point_info.
Andrew Thoelke4e126072014-06-04 21:10:52 +010057 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +000058 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +010059 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +010060 *
61 * To prepare the register state for entry call cm_prepare_el3_exit() and
62 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
63 * cm_e1_sysreg_context_restore().
64 ******************************************************************************/
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010065void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +010066{
Soby Mathewb0082d22015-04-09 13:40:55 +010067 unsigned int security_state;
David Cunado4168f2f2017-10-02 17:41:39 +010068 uint32_t scr_el3, pmcr_el0;
Andrew Thoelke4e126072014-06-04 21:10:52 +010069 el3_state_t *state;
70 gp_regs_t *gp_regs;
Varun Wadekarb6dd0b32018-05-08 10:52:36 -070071 unsigned long sctlr_elx, actlr_elx;
Andrew Thoelke4e126072014-06-04 21:10:52 +010072
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000073 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +010074
Soby Mathewb0082d22015-04-09 13:40:55 +010075 security_state = GET_SECURITY_STATE(ep->h.attr);
76
Andrew Thoelke4e126072014-06-04 21:10:52 +010077 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +000078 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +010079
80 /*
David Cunadofee86532017-04-13 22:38:29 +010081 * SCR_EL3 was initialised during reset sequence in macro
82 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
83 * affect the next EL.
84 *
85 * The following fields are initially set to zero and then updated to
86 * the required value depending on the state of the SPSR_EL3 and the
87 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +010088 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000089 scr_el3 = (uint32_t)read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +010090 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
91 SCR_ST_BIT | SCR_HCE_BIT);
David Cunadofee86532017-04-13 22:38:29 +010092 /*
93 * SCR_NS: Set the security state of the next EL.
94 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010095 if (security_state != SECURE)
96 scr_el3 |= SCR_NS_BIT;
David Cunadofee86532017-04-13 22:38:29 +010097 /*
98 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
99 * Exception level as specified by SPSR.
100 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100101 if (GET_RW(ep->spsr) == MODE_RW_64)
102 scr_el3 |= SCR_RW_BIT;
David Cunadofee86532017-04-13 22:38:29 +0100103 /*
104 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
105 * Secure timer registers to EL3, from AArch64 state only, if specified
106 * by the entrypoint attributes.
107 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000108 if (EP_GET_ST(ep->h.attr) != 0U)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100109 scr_el3 |= SCR_ST_BIT;
110
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700111#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100112 /*
113 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
114 * to EL3 when executing at a lower EL. When executing at EL3, External
115 * Aborts are taken to EL3.
116 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100117 scr_el3 &= ~SCR_EA_BIT;
118#endif
119
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000120#if FAULT_INJECTION_SUPPORT
121 /* Enable fault injection from lower ELs */
122 scr_el3 |= SCR_FIEN_BIT;
123#endif
124
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900125#ifdef IMAGE_BL31
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100126 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000127 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
David Cunadofee86532017-04-13 22:38:29 +0100128 * indicated by the interrupt routing model for BL31.
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100129 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100130 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100131#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100132
133 /*
David Cunadofee86532017-04-13 22:38:29 +0100134 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
135 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
136 * next mode is Hyp.
137 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000138 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
139 || ((GET_RW(ep->spsr) != MODE_RW_64)
140 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100141 scr_el3 |= SCR_HCE_BIT;
142 }
143
144 /*
145 * Initialise SCTLR_EL1 to the reset value corresponding to the target
146 * execution state setting all fields rather than relying of the hw.
147 * Some fields have architecturally UNKNOWN reset values and these are
148 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100149 *
David Cunadofee86532017-04-13 22:38:29 +0100150 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100151 *
David Cunadofee86532017-04-13 22:38:29 +0100152 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
153 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100154 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000155 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200156 if (GET_RW(ep->spsr) == MODE_RW_64)
157 sctlr_elx |= SCTLR_EL1_RES1;
Soby Mathewa993c422016-09-29 14:15:57 +0100158 else {
Soby Mathewa993c422016-09-29 14:15:57 +0100159 /*
David Cunadofee86532017-04-13 22:38:29 +0100160 * If the target execution state is AArch32 then the following
161 * fields need to be set.
162 *
163 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
164 * instructions are not trapped to EL1.
165 *
166 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
167 * instructions are not trapped to EL1.
168 *
169 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
170 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100171 */
David Cunadofee86532017-04-13 22:38:29 +0100172 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
173 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100174 }
175
David Cunadofee86532017-04-13 22:38:29 +0100176 /*
177 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000178 * and other EL2 registers are set up by cm_prepare_ns_entry() as they
David Cunadofee86532017-04-13 22:38:29 +0100179 * are not part of the stored cpu_context.
180 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100181 write_ctx_reg(get_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
182
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700183 /*
184 * Base the context ACTLR_EL1 on the current value, as it is
185 * implementation defined. The context restore process will write
186 * the value from the context to the actual register and can cause
187 * problems for processor cores that don't expect certain bits to
188 * be zero.
189 */
190 actlr_elx = read_actlr_el1();
191 write_ctx_reg((get_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
192
David Cunado4168f2f2017-10-02 17:41:39 +0100193 if (security_state == SECURE) {
194 /*
195 * Initialise PMCR_EL0 for secure context only, setting all
196 * fields rather than relying on hw. Some fields are
197 * architecturally UNKNOWN on reset.
198 *
199 * PMCR_EL0.LC: Set to one so that cycle counter overflow, that
200 * is recorded in PMOVSCLR_EL0[31], occurs on the increment
201 * that changes PMCCNTR_EL0[63] from 1 to 0.
202 *
203 * PMCR_EL0.DP: Set to one so that the cycle counter,
204 * PMCCNTR_EL0 does not count when event counting is prohibited.
205 *
206 * PMCR_EL0.X: Set to zero to disable export of events.
207 *
208 * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0
209 * counts on every clock cycle.
210 */
211 pmcr_el0 = ((PMCR_EL0_RESET_VAL | PMCR_EL0_LC_BIT
212 | PMCR_EL0_DP_BIT)
213 & ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT));
214 write_ctx_reg(get_sysregs_ctx(ctx), CTX_PMCR_EL0, pmcr_el0);
215 }
216
Andrew Thoelke4e126072014-06-04 21:10:52 +0100217 /* Populate EL3 state so that we've the right context before doing ERET */
218 state = get_el3state_ctx(ctx);
219 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
220 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
221 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
222
223 /*
224 * Store the X0-X7 value from the entrypoint into the context
225 * Use memcpy as we are in control of the layout of the structures
226 */
227 gp_regs = get_gpregs_ctx(ctx);
228 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
229}
230
231/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000232 * Enable architecture extensions on first entry to Non-secure world.
233 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
234 * it is zero.
235 ******************************************************************************/
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100236static void enable_extensions_nonsecure(bool el2_unused)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000237{
238#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100239#if ENABLE_SPE_FOR_LOWER_ELS
240 spe_enable(el2_unused);
241#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100242
243#if ENABLE_AMU
244 amu_enable(el2_unused);
245#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100246
247#if ENABLE_SVE_FOR_NS
248 sve_enable(el2_unused);
249#endif
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100250
251#if ENABLE_MPAM_FOR_LOWER_ELS
252 mpam_enable(el2_unused);
253#endif
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000254#endif
255}
256
257/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100258 * The following function initializes the cpu_context for a CPU specified by
259 * its `cpu_idx` for first use, and sets the initial entrypoint state as
260 * specified by the entry_point_info structure.
261 ******************************************************************************/
262void cm_init_context_by_index(unsigned int cpu_idx,
263 const entry_point_info_t *ep)
264{
265 cpu_context_t *ctx;
266 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100267 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100268}
269
270/*******************************************************************************
271 * The following function initializes the cpu_context for the current CPU
272 * for first use, and sets the initial entrypoint state as specified by the
273 * entry_point_info structure.
274 ******************************************************************************/
275void cm_init_my_context(const entry_point_info_t *ep)
276{
277 cpu_context_t *ctx;
278 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100279 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100280}
281
282/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100283 * Prepare the CPU system registers for first entry into secure or normal world
284 *
285 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
286 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
287 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
288 * For all entries, the EL1 registers are initialized from the cpu_context
289 ******************************************************************************/
290void cm_prepare_el3_exit(uint32_t security_state)
291{
dp-armee3457b2017-05-23 09:32:49 +0100292 uint32_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100293 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100294 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000295 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100296
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000297 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100298
299 if (security_state == NON_SECURE) {
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000300 scr_el3 = (uint32_t)read_ctx_reg(get_el3state_ctx(ctx),
301 CTX_SCR_EL3);
302 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100303 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000304 sctlr_elx = (uint32_t)read_ctx_reg(get_sysregs_ctx(ctx),
305 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800306 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100307 sctlr_elx |= SCTLR_EL2_RES1;
308 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000309 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100310 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000311
David Cunadofee86532017-04-13 22:38:29 +0100312 /*
313 * EL2 present but unused, need to disable safely.
314 * SCTLR_EL2 can be ignored in this case.
315 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100316 * Set EL2 register width appropriately: Set HCR_EL2
317 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100318 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000319 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100320 hcr_el2 |= HCR_RW_BIT;
321
322 /*
323 * For Armv8.3 pointer authentication feature, disable
324 * traps to EL2 when accessing key registers or using
325 * pointer authentication instructions from lower ELs.
326 */
327 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
328
329 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100330
David Cunadofee86532017-04-13 22:38:29 +0100331 /*
332 * Initialise CPTR_EL2 setting all fields rather than
333 * relying on the hw. All fields have architecturally
334 * UNKNOWN reset values.
335 *
336 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
337 * accesses to the CPACR_EL1 or CPACR from both
338 * Execution states do not trap to EL2.
339 *
340 * CPTR_EL2.TTA: Set to zero so that Non-secure System
341 * register accesses to the trace registers from both
342 * Execution states do not trap to EL2.
343 *
344 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
345 * to SIMD and floating-point functionality from both
346 * Execution states do not trap to EL2.
347 */
348 write_cptr_el2(CPTR_EL2_RESET_VAL &
349 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
350 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100351
David Cunadofee86532017-04-13 22:38:29 +0100352 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000353 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100354 * architecturally UNKNOWN on reset and are set to zero
355 * except for field(s) listed below.
356 *
357 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
358 * Hyp mode of Non-secure EL0 and EL1 accesses to the
359 * physical timer registers.
360 *
361 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
362 * Hyp mode of Non-secure EL0 and EL1 accesses to the
363 * physical counter registers.
364 */
365 write_cnthctl_el2(CNTHCTL_RESET_VAL |
366 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100367
David Cunadofee86532017-04-13 22:38:29 +0100368 /*
369 * Initialise CNTVOFF_EL2 to zero as it resets to an
370 * architecturally UNKNOWN value.
371 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100372 write_cntvoff_el2(0);
373
David Cunadofee86532017-04-13 22:38:29 +0100374 /*
375 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
376 * MPIDR_EL1 respectively.
377 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100378 write_vpidr_el2(read_midr_el1());
379 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000380
381 /*
David Cunadofee86532017-04-13 22:38:29 +0100382 * Initialise VTTBR_EL2. All fields are architecturally
383 * UNKNOWN on reset.
384 *
385 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
386 * 2 address translation is disabled, cache maintenance
387 * operations depend on the VMID.
388 *
389 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
390 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000391 */
David Cunadofee86532017-04-13 22:38:29 +0100392 write_vttbr_el2(VTTBR_RESET_VAL &
393 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
394 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
395
David Cunado5f55e282016-10-31 17:37:34 +0000396 /*
David Cunadofee86532017-04-13 22:38:29 +0100397 * Initialise MDCR_EL2, setting all fields rather than
398 * relying on hw. Some fields are architecturally
399 * UNKNOWN on reset.
400 *
401 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
402 * EL1 System register accesses to the Debug ROM
403 * registers are not trapped to EL2.
404 *
405 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
406 * System register accesses to the powerdown debug
407 * registers are not trapped to EL2.
408 *
409 * MDCR_EL2.TDA: Set to zero so that System register
410 * accesses to the debug registers do not trap to EL2.
411 *
412 * MDCR_EL2.TDE: Set to zero so that debug exceptions
413 * are not routed to EL2.
414 *
415 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
416 * Monitors.
417 *
418 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
419 * EL1 accesses to all Performance Monitors registers
420 * are not trapped to EL2.
421 *
422 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
423 * and EL1 accesses to the PMCR_EL0 or PMCR are not
424 * trapped to EL2.
425 *
426 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
427 * architecturally-defined reset value.
David Cunado5f55e282016-10-31 17:37:34 +0000428 */
dp-armee3457b2017-05-23 09:32:49 +0100429 mdcr_el2 = ((MDCR_EL2_RESET_VAL |
David Cunadofee86532017-04-13 22:38:29 +0100430 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
431 >> PMCR_EL0_N_SHIFT)) &
432 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT
433 | MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT
434 | MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT
435 | MDCR_EL2_TPMCR_BIT));
dp-armee3457b2017-05-23 09:32:49 +0100436
dp-armee3457b2017-05-23 09:32:49 +0100437 write_mdcr_el2(mdcr_el2);
438
David Cunadoc14b08e2016-11-25 00:21:59 +0000439 /*
David Cunadofee86532017-04-13 22:38:29 +0100440 * Initialise HSTR_EL2. All fields are architecturally
441 * UNKNOWN on reset.
442 *
443 * HSTR_EL2.T<n>: Set all these fields to zero so that
444 * Non-secure EL0 or EL1 accesses to System registers
445 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000446 */
David Cunadofee86532017-04-13 22:38:29 +0100447 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000448 /*
David Cunadofee86532017-04-13 22:38:29 +0100449 * Initialise CNTHP_CTL_EL2. All fields are
450 * architecturally UNKNOWN on reset.
451 *
452 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
453 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000454 */
David Cunadofee86532017-04-13 22:38:29 +0100455 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
456 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100457 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000458 enable_extensions_nonsecure(el2_unused);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100459 }
460
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100461 cm_el1_sysregs_context_restore(security_state);
462 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100463}
464
465/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100466 * The next four functions are used by runtime services to save and restore
467 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000468 * state.
469 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000470void cm_el1_sysregs_context_save(uint32_t security_state)
471{
Dan Handleye2712bc2014-04-10 15:37:22 +0100472 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000473
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100474 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000475 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000476
477 el1_sysregs_context_save(get_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100478
479#if IMAGE_BL31
480 if (security_state == SECURE)
481 PUBLISH_EVENT(cm_exited_secure_world);
482 else
483 PUBLISH_EVENT(cm_exited_normal_world);
484#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000485}
486
487void cm_el1_sysregs_context_restore(uint32_t security_state)
488{
Dan Handleye2712bc2014-04-10 15:37:22 +0100489 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000490
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100491 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000492 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000493
494 el1_sysregs_context_restore(get_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100495
496#if IMAGE_BL31
497 if (security_state == SECURE)
498 PUBLISH_EVENT(cm_entering_secure_world);
499 else
500 PUBLISH_EVENT(cm_entering_normal_world);
501#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000502}
503
504/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100505 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
506 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000507 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100508void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000509{
Dan Handleye2712bc2014-04-10 15:37:22 +0100510 cpu_context_t *ctx;
511 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000512
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100513 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000514 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000515
Andrew Thoelke4e126072014-06-04 21:10:52 +0100516 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000517 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000518 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000519}
520
521/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100522 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
523 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000524 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100525void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100526 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000527{
Dan Handleye2712bc2014-04-10 15:37:22 +0100528 cpu_context_t *ctx;
529 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000530
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100531 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000532 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +0000533
534 /* Populate EL3 state so that ERET jumps to the correct entry */
535 state = get_el3state_ctx(ctx);
536 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100537 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000538}
539
540/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100541 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
542 * pertaining to the given security state using the value and bit position
543 * specified in the parameters. It preserves all other bits.
544 ******************************************************************************/
545void cm_write_scr_el3_bit(uint32_t security_state,
546 uint32_t bit_pos,
547 uint32_t value)
548{
549 cpu_context_t *ctx;
550 el3_state_t *state;
551 uint32_t scr_el3;
552
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100553 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000554 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100555
556 /* Ensure that the bit position is a valid one */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000557 assert(((1U << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100558
559 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000560 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100561
562 /*
563 * Get the SCR_EL3 value from the cpu context, clear the desired bit
564 * and set it to its new value.
565 */
566 state = get_el3state_ctx(ctx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000567 scr_el3 = (uint32_t)read_ctx_reg(state, CTX_SCR_EL3);
568 scr_el3 &= ~(1U << bit_pos);
Achin Gupta27b895e2014-05-04 18:38:28 +0100569 scr_el3 |= value << bit_pos;
570 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
571}
572
573/*******************************************************************************
574 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
575 * given security state.
576 ******************************************************************************/
577uint32_t cm_get_scr_el3(uint32_t security_state)
578{
579 cpu_context_t *ctx;
580 el3_state_t *state;
581
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100582 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000583 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100584
585 /* Populate EL3 state so that ERET jumps to the correct entry */
586 state = get_el3state_ctx(ctx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000587 return (uint32_t)read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +0100588}
589
590/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000591 * This function is used to program the context that's used for exception
592 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
593 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000594 ******************************************************************************/
595void cm_set_next_eret_context(uint32_t security_state)
596{
Dan Handleye2712bc2014-04-10 15:37:22 +0100597 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000598
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100599 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000600 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000601
Andrew Thoelke4e126072014-06-04 21:10:52 +0100602 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000603}