blob: 2000e53fd6150af9bba4d5a5dd021b48c7e5f7aa [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb5b15b22018-05-17 10:10:25 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05306 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <string.h>
10
Varun Wadekarabd153c2015-09-14 09:31:39 +053011#include <arch.h>
12#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/bl_common.h>
14#include <common/debug.h>
Varun Wadekara64806a2016-01-05 15:17:41 -080015#include <context.h>
Harvey Hsiehfbdfce12016-11-23 19:13:08 +080016#include <cortex_a57.h>
Varun Wadekar89645092016-02-09 14:55:44 -080017#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/el3_runtime/context_mgmt.h>
19#include <lib/psci/psci.h>
20#include <plat/common/platform.h>
21
Varun Wadekarabd153c2015-09-14 09:31:39 +053022#include <mce.h>
Varun Wadekarb8776152016-03-03 13:52:52 -080023#include <smmu.h>
Varun Wadekar1e7250b2017-05-24 08:47:15 -070024#include <stdbool.h>
Varun Wadekar782c83d2017-03-14 14:25:35 -070025#include <t18x_ari.h>
Varun Wadekarfa887672017-11-08 14:45:08 -080026#include <tegra186_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053027#include <tegra_private.h>
28
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010029extern void memcpy16(void *dest, const void *src, unsigned int length);
Varun Wadekard66ee542016-02-29 10:24:30 -080030
Varun Wadekar42236572016-01-18 19:03:19 -080031/* state id mask */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080032#define TEGRA186_STATE_ID_MASK 0xFU
Varun Wadekar42236572016-01-18 19:03:19 -080033/* constants to get power state's wake time */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080034#define TEGRA186_WAKE_TIME_MASK 0x0FFFFFF0U
35#define TEGRA186_WAKE_TIME_SHIFT 4U
Varun Wadekar698e7c62016-03-28 15:05:03 -070036/* default core wake mask for CPU_SUSPEND */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080037#define TEGRA186_CORE_WAKE_MASK 0x180cU
Varun Wadekarb8776152016-03-03 13:52:52 -080038/* context size to save during system suspend */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080039#define TEGRA186_SE_CONTEXT_SIZE 3U
Varun Wadekar42236572016-01-18 19:03:19 -080040
Varun Wadekarb8776152016-03-03 13:52:52 -080041static uint32_t se_regs[TEGRA186_SE_CONTEXT_SIZE];
Anthony Zhou5d1bb052017-03-03 16:23:08 +080042static struct tegra_psci_percpu_data {
43 uint32_t wake_time;
44} __aligned(CACHE_WRITEBACK_GRANULE) tegra_percpu_data[PLATFORM_CORE_COUNT];
Varun Wadekar42236572016-01-18 19:03:19 -080045
Anthony Zhou5d1bb052017-03-03 16:23:08 +080046int32_t tegra_soc_validate_power_state(uint32_t power_state,
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080047 psci_power_state_t *req_state)
Varun Wadekar921b9062015-08-25 17:03:14 +053048{
Anthony Zhou5d1bb052017-03-03 16:23:08 +080049 uint8_t state_id = (uint8_t)psci_get_pstate_id(power_state) & TEGRA186_STATE_ID_MASK;
50 uint32_t cpu = plat_my_core_pos();
51 int32_t ret = PSCI_E_SUCCESS;
Varun Wadekar89645092016-02-09 14:55:44 -080052
Krishna Sitaraman86569d12016-08-18 15:41:21 -070053 /* save the core wake time (in TSC ticks)*/
Anthony Zhou5d1bb052017-03-03 16:23:08 +080054 tegra_percpu_data[cpu].wake_time = (power_state & TEGRA186_WAKE_TIME_MASK)
Krishna Sitaraman86569d12016-08-18 15:41:21 -070055 << TEGRA186_WAKE_TIME_SHIFT;
Varun Wadekar42236572016-01-18 19:03:19 -080056
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070057 /*
58 * Clean percpu_data[cpu] to DRAM. This needs to be done to ensure that
59 * the correct value is read in tegra_soc_pwr_domain_suspend(), which
60 * is called with caches disabled. It is possible to read a stale value
61 * from DRAM in that function, because the L2 cache is not flushed
62 * unless the cluster is entering CC6/CC7.
63 */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080064 clean_dcache_range((uint64_t)&tegra_percpu_data[cpu],
65 sizeof(tegra_percpu_data[cpu]));
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070066
Varun Wadekar42236572016-01-18 19:03:19 -080067 /* Sanity check the requested state id */
68 switch (state_id) {
69 case PSTATE_ID_CORE_IDLE:
70 case PSTATE_ID_CORE_POWERDN:
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070071
72 /* Core powerdown request */
Varun Wadekar42236572016-01-18 19:03:19 -080073 req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070074 req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
Varun Wadekar42236572016-01-18 19:03:19 -080075
76 break;
77
78 default:
79 ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
Anthony Zhou5d1bb052017-03-03 16:23:08 +080080 ret = PSCI_E_INVALID_PARAMS;
81 break;
Varun Wadekar42236572016-01-18 19:03:19 -080082 }
83
Anthony Zhou5d1bb052017-03-03 16:23:08 +080084 return ret;
Varun Wadekar42236572016-01-18 19:03:19 -080085}
86
Varun Wadekarb5b15b22018-05-17 10:10:25 -070087int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state)
88{
89 (void)cpu_state;
90 return PSCI_E_SUCCESS;
91}
92
Anthony Zhou5d1bb052017-03-03 16:23:08 +080093int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekar42236572016-01-18 19:03:19 -080094{
95 const plat_local_state_t *pwr_domain_state;
Anthony Zhou5d1bb052017-03-03 16:23:08 +080096 uint8_t stateid_afflvl0, stateid_afflvl2;
97 uint32_t cpu = plat_my_core_pos();
98 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070099 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700100 uint64_t smmu_ctx_base;
Varun Wadekarb8776152016-03-03 13:52:52 -0800101 uint32_t val;
102
Varun Wadekar42236572016-01-18 19:03:19 -0800103 /* get the state ID */
104 pwr_domain_state = target_state->pwr_domain_state;
105 stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0] &
106 TEGRA186_STATE_ID_MASK;
Varun Wadekarb8776152016-03-03 13:52:52 -0800107 stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
108 TEGRA186_STATE_ID_MASK;
Varun Wadekar42236572016-01-18 19:03:19 -0800109
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700110 if ((stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ||
111 (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN)) {
Varun Wadekar42236572016-01-18 19:03:19 -0800112
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700113 /* Enter CPU idle/powerdown */
114 val = (stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ?
Anthony Zhou0e07e452017-07-26 17:16:54 +0800115 (uint32_t)TEGRA_ARI_CORE_C6 : (uint32_t)TEGRA_ARI_CORE_C7;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800116 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE, (uint64_t)val,
117 tegra_percpu_data[cpu].wake_time, 0U);
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -0800118
Varun Wadekarb8776152016-03-03 13:52:52 -0800119 } else if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
120
Varun Wadekarb8776152016-03-03 13:52:52 -0800121 /* save SE registers */
122 se_regs[0] = mmio_read_32(TEGRA_SE0_BASE +
123 SE_MUTEX_WATCHDOG_NS_LIMIT);
124 se_regs[1] = mmio_read_32(TEGRA_RNG1_BASE +
125 RNG_MUTEX_WATCHDOG_NS_LIMIT);
126 se_regs[2] = mmio_read_32(TEGRA_PKA1_BASE +
127 PKA_MUTEX_WATCHDOG_NS_LIMIT);
128
129 /* save 'Secure Boot' Processor Feature Config Register */
130 val = mmio_read_32(TEGRA_MISC_BASE + MISCREG_PFCFG);
Steven Kao186485e2017-10-23 18:22:09 +0800131 mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_SECURE_BOOTP_FCFG, val);
Varun Wadekarb8776152016-03-03 13:52:52 -0800132
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700133 /* save SMMU context to TZDRAM */
134 smmu_ctx_base = params_from_bl2->tzdram_base +
Varun Wadekarfa887672017-11-08 14:45:08 -0800135 tegra186_get_smmu_ctx_offset();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700136 tegra_smmu_save_context((uintptr_t)smmu_ctx_base);
Varun Wadekarb8776152016-03-03 13:52:52 -0800137
138 /* Prepare for system suspend */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800139 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC7;
140 cstate_info.system = (uint32_t)TEGRA_ARI_SYSTEM_SC7;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700141 cstate_info.system_state_force = 1;
142 cstate_info.update_wake_mask = 1;
143 mce_update_cstate_info(&cstate_info);
Varun Wadekar2a7d87e2017-11-10 10:26:57 -0800144
Varun Wadekara9002bb2016-03-28 15:11:43 -0700145 /* Loop until system suspend is allowed */
146 do {
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800147 val = (uint32_t)mce_command_handler(
148 (uint64_t)MCE_CMD_IS_SC7_ALLOWED,
Anthony Zhou0e07e452017-07-26 17:16:54 +0800149 (uint64_t)TEGRA_ARI_CORE_C7,
Varun Wadekara9002bb2016-03-28 15:11:43 -0700150 MCE_CORE_SLEEP_TIME_INFINITE,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800151 0U);
152 } while (val == 0U);
Varun Wadekara9002bb2016-03-28 15:11:43 -0700153
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700154 /* Instruct the MCE to enter system suspend state */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800155 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
Anthony Zhou0e07e452017-07-26 17:16:54 +0800156 (uint64_t)TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
Varun Wadekar2a7d87e2017-11-10 10:26:57 -0800157
158 /* set system suspend state for house-keeping */
159 tegra186_set_system_suspend_entry();
160
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800161 } else {
162 ; /* do nothing */
Varun Wadekar921b9062015-08-25 17:03:14 +0530163 }
164
165 return PSCI_E_SUCCESS;
166}
Varun Wadekarabd153c2015-09-14 09:31:39 +0530167
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700168/*******************************************************************************
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700169 * Helper function to check if this is the last ON CPU in the cluster
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700170 ******************************************************************************/
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700171static bool tegra_last_cpu_in_cluster(const plat_local_state_t *states,
172 uint32_t ncpu)
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700173{
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700174 plat_local_state_t target;
175 bool last_on_cpu = true;
176 uint32_t num_cpus = ncpu, pos = 0;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700177
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700178 do {
179 target = states[pos];
180 if (target != PLAT_MAX_OFF_STATE) {
181 last_on_cpu = false;
182 }
183 --num_cpus;
184 pos++;
185 } while (num_cpus != 0U);
186
187 return last_on_cpu;
188}
189
190/*******************************************************************************
191 * Helper function to get target power state for the cluster
192 ******************************************************************************/
193static plat_local_state_t tegra_get_afflvl1_pwr_state(const plat_local_state_t *states,
194 uint32_t ncpu)
195{
196 uint32_t core_pos = (uint32_t)read_mpidr() & (uint32_t)MPIDR_CPU_MASK;
197 uint32_t cpu = plat_my_core_pos();
198 int32_t ret;
199 plat_local_state_t target = states[core_pos];
200 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700201
202 /* CPU suspend */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700203 if (target == PSTATE_ID_CORE_POWERDN) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700204 /* Program default wake mask */
205 cstate_info.wake_mask = TEGRA186_CORE_WAKE_MASK;
206 cstate_info.update_wake_mask = 1;
207 mce_update_cstate_info(&cstate_info);
208
209 /* Check if CCx state is allowed. */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800210 ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700211 (uint64_t)TEGRA_ARI_CORE_C7,
212 tegra_percpu_data[cpu].wake_time,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800213 0U);
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700214 if (ret == 0) {
215 target = PSCI_LOCAL_STATE_RUN;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800216 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700217 }
218
219 /* CPU off */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700220 if (target == PLAT_MAX_OFF_STATE) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700221 /* Enable cluster powerdn from last CPU in the cluster */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700222 if (tegra_last_cpu_in_cluster(states, ncpu)) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700223 /* Enable CC7 state and turn off wake mask */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700224 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC7;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700225 cstate_info.update_wake_mask = 1;
226 mce_update_cstate_info(&cstate_info);
227
228 /* Check if CCx state is allowed. */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800229 ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700230 (uint64_t)TEGRA_ARI_CORE_C7,
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700231 MCE_CORE_SLEEP_TIME_INFINITE,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800232 0U);
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700233 if (ret == 0) {
234 target = PSCI_LOCAL_STATE_RUN;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800235 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700236
237 } else {
238
239 /* Turn off wake_mask */
240 cstate_info.update_wake_mask = 1;
241 mce_update_cstate_info(&cstate_info);
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700242 target = PSCI_LOCAL_STATE_RUN;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700243 }
244 }
245
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700246 return target;
247}
248
249/*******************************************************************************
250 * Platform handler to calculate the proper target power level at the
251 * specified affinity level
252 ******************************************************************************/
Anthony Zhou0e07e452017-07-26 17:16:54 +0800253plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700254 const plat_local_state_t *states,
255 uint32_t ncpu)
256{
257 plat_local_state_t target = PSCI_LOCAL_STATE_RUN;
Anthony Zhou0e07e452017-07-26 17:16:54 +0800258 uint32_t cpu = plat_my_core_pos();
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700259
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700260 /* System Suspend */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700261 if ((lvl == (uint32_t)MPIDR_AFFLVL2) &&
262 (states[cpu] == PSTATE_ID_SOC_POWERDN)) {
263 target = PSTATE_ID_SOC_POWERDN;
264 }
265
266 /* CPU off, CPU suspend */
267 if (lvl == (uint32_t)MPIDR_AFFLVL1) {
268 target = tegra_get_afflvl1_pwr_state(states, ncpu);
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800269 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700270
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700271 /* target cluster/system state */
272 return target;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700273}
274
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800275int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700276{
277 const plat_local_state_t *pwr_domain_state =
278 target_state->pwr_domain_state;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800279 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
280 uint8_t stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700281 TEGRA186_STATE_ID_MASK;
Steven Kao235e9c32016-12-23 15:43:17 +0800282 uint64_t val;
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700283
284 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
285 /*
286 * The TZRAM loses power when we enter system suspend. To
287 * allow graceful exit from system suspend, we need to copy
288 * BL3-1 over to TZDRAM.
289 */
290 val = params_from_bl2->tzdram_base +
Varun Wadekarfa887672017-11-08 14:45:08 -0800291 tegra186_get_cpu_reset_handler_size();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700292 memcpy16((void *)(uintptr_t)val, (void *)(uintptr_t)BL31_BASE,
Varun Wadekara6c69ab2019-01-11 10:48:47 -0800293 (uintptr_t)BL31_END - (uintptr_t)BL31_BASE);
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700294 }
295
296 return PSCI_E_SUCCESS;
297}
298
Varun Wadekarb5b15b22018-05-17 10:10:25 -0700299int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
300{
301 return PSCI_E_NOT_SUPPORTED;
302}
303
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800304int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530305{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800306 int32_t ret = PSCI_E_SUCCESS;
Anthony Zhou5a4ce002017-06-28 16:49:16 +0800307 uint64_t target_cpu = mpidr & MPIDR_CPU_MASK;
308 uint64_t target_cluster = (mpidr & MPIDR_CLUSTER_MASK) >>
309 MPIDR_AFFINITY_BITS;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800310
Varun Wadekara2dd0b32017-10-17 10:29:24 -0700311 if (target_cluster > ((uint32_t)PLATFORM_CLUSTER_COUNT - 1U)) {
Varun Wadekarabd153c2015-09-14 09:31:39 +0530312
Varun Wadekarabd153c2015-09-14 09:31:39 +0530313 ERROR("%s: unsupported CPU (0x%lx)\n", __func__, mpidr);
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800314 ret = PSCI_E_NOT_PRESENT;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530315
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800316 } else {
317 /* construct the target CPU # */
318 target_cpu |= (target_cluster << 2);
Varun Wadekarabd153c2015-09-14 09:31:39 +0530319
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800320 (void)mce_command_handler((uint64_t)MCE_CMD_ONLINE_CORE, target_cpu, 0U, 0U);
321 }
Varun Wadekarabd153c2015-09-14 09:31:39 +0530322
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800323 return ret;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530324}
325
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800326int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb8776152016-03-03 13:52:52 -0800327{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800328 uint8_t stateid_afflvl2 = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
329 uint8_t stateid_afflvl0 = target_state->pwr_domain_state[MPIDR_AFFLVL0];
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700330 mce_cstate_info_t cstate_info = { 0 };
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800331 uint64_t impl, val;
332 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
333
Anthony Zhou5a4ce002017-06-28 16:49:16 +0800334 impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800335
336 /*
337 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
338 * A02p and beyond).
339 */
Anthony Zhou5a4ce002017-06-28 16:49:16 +0800340 if ((plat_params->l2_ecc_parity_prot_dis != 1) && (impl != DENVER_IMPL)) {
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800341
342 val = read_l2ctlr_el1();
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800343 val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800344 write_l2ctlr_el1(val);
345 }
Varun Wadekarb8776152016-03-03 13:52:52 -0800346
347 /*
Varun Wadekar5a402562016-04-29 11:25:46 -0700348 * Reset power state info for CPUs when onlining, we set
349 * deepest power when offlining a core but that may not be
350 * requested by non-secure sw which controls idle states. It
351 * will re-init this info from non-secure software when the
352 * core come online.
Varun Wadekard2da47a2016-04-09 00:40:45 -0700353 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700354 if (stateid_afflvl0 == PLAT_MAX_OFF_STATE) {
355
Anthony Zhou0e07e452017-07-26 17:16:54 +0800356 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC1;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700357 cstate_info.update_wake_mask = 1;
358 mce_update_cstate_info(&cstate_info);
Varun Wadekar5a402562016-04-29 11:25:46 -0700359 }
Varun Wadekard2da47a2016-04-09 00:40:45 -0700360
361 /*
Varun Wadekarb8776152016-03-03 13:52:52 -0800362 * Check if we are exiting from deep sleep and restore SE
363 * context if we are.
364 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700365 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
366
Varun Wadekarb8776152016-03-03 13:52:52 -0800367 mmio_write_32(TEGRA_SE0_BASE + SE_MUTEX_WATCHDOG_NS_LIMIT,
368 se_regs[0]);
369 mmio_write_32(TEGRA_RNG1_BASE + RNG_MUTEX_WATCHDOG_NS_LIMIT,
370 se_regs[1]);
371 mmio_write_32(TEGRA_PKA1_BASE + PKA_MUTEX_WATCHDOG_NS_LIMIT,
372 se_regs[2]);
373
374 /* Init SMMU */
375 tegra_smmu_init();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700376
377 /*
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700378 * Reset power state info for the last core doing SC7
379 * entry and exit, we set deepest power state as CC7
380 * and SC7 for SC7 entry which may not be requested by
381 * non-secure SW which controls idle states.
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700382 */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800383 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC7;
384 cstate_info.system = (uint32_t)TEGRA_ARI_SYSTEM_SC1;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700385 cstate_info.update_wake_mask = 1;
386 mce_update_cstate_info(&cstate_info);
Varun Wadekarb8776152016-03-03 13:52:52 -0800387 }
388
389 return PSCI_E_SUCCESS;
390}
391
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800392int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530393{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800394 uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
395
396 (void)target_state;
Varun Wadekara64806a2016-01-05 15:17:41 -0800397
Varun Wadekare26a55a2016-02-26 11:09:21 -0800398 /* Disable Denver's DCO operations */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800399 if (impl == DENVER_IMPL) {
Varun Wadekare26a55a2016-02-26 11:09:21 -0800400 denver_disable_dco();
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800401 }
Varun Wadekare26a55a2016-02-26 11:09:21 -0800402
Varun Wadekarabd153c2015-09-14 09:31:39 +0530403 /* Turn off CPU */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800404 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
405 (uint64_t)TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700406
407 return PSCI_E_SUCCESS;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530408}
Varun Wadekar782c83d2017-03-14 14:25:35 -0700409
410__dead2 void tegra_soc_prepare_system_off(void)
411{
Varun Wadekar71d0e8d2017-05-17 14:35:33 -0700412 /* power off the entire system */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800413 mce_enter_ccplex_state((uint32_t)TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_POWER_OFF);
Varun Wadekard66ee542016-02-29 10:24:30 -0800414
415 wfi();
416
417 /* wait for the system to power down */
418 for (;;) {
419 ;
420 }
Varun Wadekar782c83d2017-03-14 14:25:35 -0700421}
Varun Wadekar38020c92016-01-07 14:36:12 -0800422
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800423int32_t tegra_soc_prepare_system_reset(void)
Varun Wadekar38020c92016-01-07 14:36:12 -0800424{
Anthony Zhou0e07e452017-07-26 17:16:54 +0800425 mce_enter_ccplex_state((uint32_t)TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_REBOOT);
Varun Wadekar38020c92016-01-07 14:36:12 -0800426
427 return PSCI_E_SUCCESS;
428}