Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 1 | /* |
Salman Nabi | d0ff550 | 2024-02-19 16:50:05 +0000 | [diff] [blame] | 2 | * Copyright (c) 2018-2024, Arm Limited and Contributors. All rights reserved. |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 3 | * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved. |
Maheedhar Bollapalli | ae8e013 | 2024-07-24 09:54:15 +0530 | [diff] [blame] | 4 | * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved. |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 5 | * |
| 6 | * SPDX-License-Identifier: BSD-3-Clause |
| 7 | */ |
| 8 | |
| 9 | #include <assert.h> |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 10 | #include <errno.h> |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 11 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 12 | #include <bl31/bl31.h> |
| 13 | #include <common/bl_common.h> |
| 14 | #include <common/debug.h> |
Maheedhar Bollapalli | ae8e013 | 2024-07-24 09:54:15 +0530 | [diff] [blame] | 15 | #include <drivers/generic_delay_timer.h> |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 16 | #include <lib/mmio.h> |
Michal Simek | 058251a | 2023-04-13 13:19:11 +0200 | [diff] [blame] | 17 | #include <lib/xlat_tables/xlat_tables_v2.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 18 | #include <plat/common/platform.h> |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 19 | #include <plat_arm.h> |
Prasad Kummari | 4d068a4 | 2023-09-19 22:16:12 +0530 | [diff] [blame] | 20 | #include <plat_console.h> |
Prasad Kummari | 2038bd6 | 2023-12-14 10:52:24 +0530 | [diff] [blame] | 21 | #include <plat_clkfunc.h> |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 22 | |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 23 | #include <plat_fdt.h> |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 24 | #include <plat_private.h> |
| 25 | #include <plat_startup.h> |
Venkatesh Yadav Abbarapu | 58b24d8 | 2022-07-12 09:19:03 +0530 | [diff] [blame] | 26 | #include "pm_api_sys.h" |
Prasad Kummari | 536e110 | 2023-06-22 10:50:02 +0530 | [diff] [blame] | 27 | #include "pm_client.h" |
| 28 | #include <pm_ipi.h> |
| 29 | #include <versal_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 30 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 31 | static entry_point_info_t bl32_image_ep_info; |
| 32 | static entry_point_info_t bl33_image_ep_info; |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 33 | |
| 34 | /* |
| 35 | * Return a pointer to the 'entry_point_info' structure of the next image for |
| 36 | * the security state specified. BL33 corresponds to the non-secure image type |
| 37 | * while BL32 corresponds to the secure image type. A NULL pointer is returned |
| 38 | * if the image does not exist. |
| 39 | */ |
| 40 | entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) |
| 41 | { |
| 42 | assert(sec_state_is_valid(type)); |
| 43 | |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 44 | if (type == NON_SECURE) { |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 45 | return &bl33_image_ep_info; |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 46 | } |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 47 | |
| 48 | return &bl32_image_ep_info; |
| 49 | } |
| 50 | |
| 51 | /* |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 52 | * Set the build time defaults,if we can't find any config data. |
| 53 | */ |
| 54 | static inline void bl31_set_default_config(void) |
| 55 | { |
Abhyuday Godhasara | c0c49e5 | 2021-08-24 07:39:41 -0700 | [diff] [blame] | 56 | bl32_image_ep_info.pc = (uintptr_t)BL32_BASE; |
| 57 | bl32_image_ep_info.spsr = (uint32_t)arm_get_spsr_for_bl32_entry(); |
| 58 | bl33_image_ep_info.pc = (uintptr_t)plat_get_ns_image_entrypoint(); |
| 59 | bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX, |
| 60 | DISABLE_ALL_EXCEPTIONS); |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 61 | } |
| 62 | |
| 63 | /* |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 64 | * Perform any BL31 specific platform actions. Here is an opportunity to copy |
| 65 | * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they |
| 66 | * are lost (potentially). This needs to be done before the MMU is initialized |
| 67 | * so that the memory layout can be used while creating page tables. |
| 68 | */ |
| 69 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 70 | u_register_t arg2, u_register_t arg3) |
| 71 | { |
Maheedhar Bollapalli | 335ae51 | 2024-09-26 10:14:11 +0000 | [diff] [blame] | 72 | (void)arg0; |
| 73 | (void)arg1; |
| 74 | (void)arg2; |
| 75 | (void)arg3; |
Prasad Kummari | e078311 | 2023-04-26 11:02:07 +0530 | [diff] [blame] | 76 | uint64_t tfa_handoff_addr; |
Prasad Kummari | 07795fa | 2023-06-08 21:36:38 +0530 | [diff] [blame] | 77 | uint32_t payload[PAYLOAD_ARG_CNT], max_size = HANDOFF_PARAMS_MAX_SIZE; |
Venkatesh Yadav Abbarapu | 58b24d8 | 2022-07-12 09:19:03 +0530 | [diff] [blame] | 78 | enum pm_ret_status ret_status; |
Maheedhar Bollapalli | 34f04f1 | 2024-10-09 09:09:02 +0000 | [diff] [blame] | 79 | const uint64_t addr[HANDOFF_PARAMS_MAX_SIZE]; |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 80 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 81 | /* |
| 82 | * Do initial security configuration to allow DRAM/device access. On |
| 83 | * Base VERSAL only DRAM security is programmable (via TrustZone), but |
| 84 | * other platforms might have more programmable security devices |
| 85 | * present. |
| 86 | */ |
Maheedhar Bollapalli | ae8e013 | 2024-07-24 09:54:15 +0530 | [diff] [blame] | 87 | versal_config_setup(); |
| 88 | |
| 89 | /* Initialize the platform config for future decision making */ |
| 90 | board_detection(); |
| 91 | |
| 92 | switch (platform_id) { |
| 93 | case VERSAL_SPP: |
| 94 | cpu_clock = 2720000; |
| 95 | break; |
| 96 | case VERSAL_EMU: |
| 97 | cpu_clock = 212000; |
| 98 | break; |
| 99 | case VERSAL_QEMU: |
Maheedhar Bollapalli | ae8e013 | 2024-07-24 09:54:15 +0530 | [diff] [blame] | 100 | case VERSAL_SILICON: |
| 101 | cpu_clock = 100000000; |
| 102 | break; |
| 103 | default: |
| 104 | panic(); |
| 105 | } |
| 106 | set_cnt_freq(); |
| 107 | |
| 108 | generic_delay_timer_init(); |
| 109 | |
| 110 | setup_console(); |
| 111 | |
| 112 | NOTICE("TF-A running on %s %d\n", board_name_decode(), platform_version); |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 113 | |
| 114 | /* Populate common information for BL32 and BL33 */ |
| 115 | SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); |
| 116 | SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); |
| 117 | SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); |
| 118 | SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); |
| 119 | |
Venkatesh Yadav Abbarapu | 58b24d8 | 2022-07-12 09:19:03 +0530 | [diff] [blame] | 120 | PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS, |
| 121 | (uintptr_t)addr >> 32U, (uintptr_t)addr, max_size); |
| 122 | ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0); |
| 123 | if (ret_status == PM_RET_SUCCESS) { |
| 124 | INFO("BL31: GET_HANDOFF_PARAMS call success=%d\n", ret_status); |
Prasad Kummari | e078311 | 2023-04-26 11:02:07 +0530 | [diff] [blame] | 125 | tfa_handoff_addr = (uintptr_t)&addr; |
Venkatesh Yadav Abbarapu | 58b24d8 | 2022-07-12 09:19:03 +0530 | [diff] [blame] | 126 | } else { |
Prasad Kummari | e078311 | 2023-04-26 11:02:07 +0530 | [diff] [blame] | 127 | ERROR("BL31: GET_HANDOFF_PARAMS Failed, read tfa_handoff_addr from reg\n"); |
| 128 | tfa_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4); |
Venkatesh Yadav Abbarapu | 58b24d8 | 2022-07-12 09:19:03 +0530 | [diff] [blame] | 129 | } |
| 130 | |
Prasad Kummari | 07795fa | 2023-06-08 21:36:38 +0530 | [diff] [blame] | 131 | enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info, |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 132 | &bl33_image_ep_info, |
Prasad Kummari | e078311 | 2023-04-26 11:02:07 +0530 | [diff] [blame] | 133 | tfa_handoff_addr); |
Maheedhar Bollapalli | cc64a79 | 2024-10-14 04:16:03 +0000 | [diff] [blame] | 134 | if ((ret == XBL_HANDOFF_NO_STRUCT) || (ret == XBL_HANDOFF_INVAL_STRUCT)) { |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 135 | bl31_set_default_config(); |
Prasad Kummari | 07795fa | 2023-06-08 21:36:38 +0530 | [diff] [blame] | 136 | } else if (ret == XBL_HANDOFF_TOO_MANY_PARTS) { |
Venkatesh Yadav Abbarapu | 39fdc0a | 2022-03-03 01:58:36 -0700 | [diff] [blame] | 137 | ERROR("BL31: Error too many partitions %u\n", ret); |
Prasad Kummari | 07795fa | 2023-06-08 21:36:38 +0530 | [diff] [blame] | 138 | } else if (ret != XBL_HANDOFF_SUCCESS) { |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 139 | panic(); |
Abhyuday Godhasara | 4c1a705 | 2021-08-11 02:52:35 -0700 | [diff] [blame] | 140 | } else { |
Akshay Belsare | e3511ae | 2023-01-11 11:45:25 +0530 | [diff] [blame] | 141 | INFO("BL31: PLM to TF-A handover success %u\n", ret); |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 142 | } |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 143 | |
| 144 | NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc); |
| 145 | NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc); |
| 146 | } |
| 147 | |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 148 | static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3]; |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 149 | |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 150 | int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler) |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 151 | { |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 152 | static uint32_t index; |
| 153 | uint32_t i; |
| 154 | |
| 155 | /* Validate 'handler' and 'id' parameters */ |
Maheedhar Bollapalli | cc64a79 | 2024-10-14 04:16:03 +0000 | [diff] [blame] | 156 | if ((handler == NULL) || (index >= MAX_INTR_EL3)) { |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 157 | return -EINVAL; |
| 158 | } |
| 159 | |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 160 | /* Check if a handler has already been registered */ |
| 161 | for (i = 0; i < index; i++) { |
| 162 | if (id == type_el3_interrupt_table[i].id) { |
| 163 | return -EALREADY; |
| 164 | } |
| 165 | } |
| 166 | |
| 167 | type_el3_interrupt_table[index].id = id; |
| 168 | type_el3_interrupt_table[index].handler = handler; |
| 169 | |
| 170 | index++; |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 171 | |
| 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags, |
| 176 | void *handle, void *cookie) |
| 177 | { |
Maheedhar Bollapalli | 335ae51 | 2024-09-26 10:14:11 +0000 | [diff] [blame] | 178 | (void)id; |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 179 | uint32_t intr_id; |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 180 | uint32_t i; |
| 181 | interrupt_type_handler_t handler = NULL; |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 182 | |
| 183 | intr_id = plat_ic_get_pending_interrupt_id(); |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 184 | |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 185 | for (i = 0; i < MAX_INTR_EL3; i++) { |
| 186 | if (intr_id == type_el3_interrupt_table[i].id) { |
| 187 | handler = type_el3_interrupt_table[i].handler; |
| 188 | } |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 189 | } |
| 190 | |
Michal Simek | 5e2f596 | 2022-09-13 11:48:53 +0200 | [diff] [blame] | 191 | if (handler != NULL) { |
| 192 | return handler(intr_id, flags, handle, cookie); |
| 193 | } |
Tanmay Shah | fdae9e8 | 2022-08-26 15:06:00 -0700 | [diff] [blame] | 194 | |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 195 | return 0; |
| 196 | } |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 197 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 198 | void bl31_platform_setup(void) |
| 199 | { |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 200 | prepare_dtb(); |
| 201 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 202 | /* Initialize the gic cpu and distributor interfaces */ |
| 203 | plat_versal_gic_driver_init(); |
| 204 | plat_versal_gic_init(); |
| 205 | } |
| 206 | |
| 207 | void bl31_plat_runtime_setup(void) |
| 208 | { |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 209 | uint64_t flags = 0; |
Abhyuday Godhasara | 096f5cc | 2021-08-13 06:45:32 -0700 | [diff] [blame] | 210 | int32_t rc; |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 211 | |
| 212 | set_interrupt_rm_flag(flags, NON_SECURE); |
| 213 | rc = register_interrupt_type_handler(INTR_TYPE_EL3, |
| 214 | rdo_el3_interrupt_handler, flags); |
Abhyuday Godhasara | bacbdee | 2021-08-20 00:27:03 -0700 | [diff] [blame] | 215 | if (rc != 0) { |
Shubhrajyoti Datta | abf6122 | 2021-03-17 23:01:17 +0530 | [diff] [blame] | 216 | panic(); |
| 217 | } |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 218 | } |
| 219 | |
| 220 | /* |
| 221 | * Perform the very early platform specific architectural setup here. |
| 222 | */ |
| 223 | void bl31_plat_arch_setup(void) |
| 224 | { |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 225 | plat_arm_interconnect_init(); |
| 226 | plat_arm_interconnect_enter_coherency(); |
| 227 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 228 | const mmap_region_t bl_regions[] = { |
Amit Nagal | c1248e8 | 2023-09-04 21:53:59 -1200 | [diff] [blame] | 229 | #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE) && \ |
| 230 | (!defined(PLAT_XLAT_TABLES_DYNAMIC))) |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 231 | MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE, |
| 232 | MT_MEMORY | MT_RW | MT_NS), |
| 233 | #endif |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 234 | MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, |
| 235 | MT_MEMORY | MT_RW | MT_SECURE), |
| 236 | MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, |
| 237 | MT_CODE | MT_SECURE), |
| 238 | MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE, |
| 239 | MT_RO_DATA | MT_SECURE), |
| 240 | MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, |
| 241 | BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, |
| 242 | MT_DEVICE | MT_RW | MT_SECURE), |
| 243 | {0} |
| 244 | }; |
| 245 | |
Prasad Kummari | 0b37714 | 2023-10-26 16:32:26 +0530 | [diff] [blame] | 246 | setup_page_tables(bl_regions, plat_get_mmap()); |
Michal Simek | 058251a | 2023-04-13 13:19:11 +0200 | [diff] [blame] | 247 | enable_mmu(0); |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 248 | } |