blob: a6a1a6f00828f40cb0646ca9074e300b0e21db0e [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch.h>
32#include <platform.h>
33#include <psci.h>
34#include <psci_private.h>
Achin Guptac8afc782013-11-25 18:45:02 +000035#include <runtime_svc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010036#include <asm_macros.S>
37
38 .globl psci_aff_on_finish_entry
39 .globl psci_aff_suspend_finish_entry
40 .globl __psci_cpu_off
41 .globl __psci_cpu_suspend
42
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000043 .section .text, "ax"; .align 3
Achin Gupta4f6ad662013-10-25 09:08:21 +010044
45 /* -----------------------------------------------------
46 * This cpu has been physically powered up. Depending
47 * upon whether it was resumed from suspend or simply
48 * turned on, call the common power on finisher with
49 * the handlers (chosen depending upon original state).
50 * For ease, the finisher is called with coherent
51 * stacks. This allows the cluster/cpu finishers to
52 * enter coherency and enable the mmu without running
53 * into issues. We switch back to normal stacks once
54 * all this is done.
55 * -----------------------------------------------------
56 */
57psci_aff_on_finish_entry:
58 adr x23, psci_afflvl_on_finishers
59 b psci_aff_common_finish_entry
60
61psci_aff_suspend_finish_entry:
62 adr x23, psci_afflvl_suspend_finishers
63
64psci_aff_common_finish_entry:
65 adr x22, psci_afflvl_power_on_finish
66 bl read_mpidr
67 mov x19, x0
68 bl platform_set_coherent_stack
69
70 /* ---------------------------------------------
71 * Call the finishers starting from affinity
72 * level 0.
73 * ---------------------------------------------
74 */
Achin Guptaa45e3972013-12-05 15:10:48 +000075 mov x0, x19
76 bl get_power_on_target_afflvl
77 cmp x0, xzr
78 b.lt _panic
Achin Gupta4f6ad662013-10-25 09:08:21 +010079 mov x3, x23
80 mov x2, x0
81 mov x0, x19
82 mov x1, #MPIDR_AFFLVL0
83 blr x22
Achin Gupta4f6ad662013-10-25 09:08:21 +010084
85 /* --------------------------------------------
86 * Give ourselves a stack allocated in Normal
87 * -IS-WBWA memory
88 * --------------------------------------------
89 */
90 mov x0, x19
91 bl platform_set_stack
92
93 /* --------------------------------------------
Achin Guptac8afc782013-11-25 18:45:02 +000094 * Use the size of the general purpose register
95 * context to restore the register state
96 * stashed by earlier code
Achin Gupta4f6ad662013-10-25 09:08:21 +010097 * --------------------------------------------
98 */
Achin Guptac8afc782013-11-25 18:45:02 +000099 sub sp, sp, #SIZEOF_GPREGS
100 exception_exit restore_regs
Achin Gupta4f6ad662013-10-25 09:08:21 +0100101
102 /* --------------------------------------------
103 * Jump back to the non-secure world assuming
104 * that the elr and spsr setup has been done
105 * by the finishers
106 * --------------------------------------------
107 */
108 eret
109_panic:
110 b _panic
111
112 /* -----------------------------------------------------
113 * The following two stubs give the calling cpu a
114 * coherent stack to allow flushing of caches without
115 * suffering from stack coherency issues
116 * -----------------------------------------------------
117 */
118__psci_cpu_off:
119 func_prologue
120 sub sp, sp, #0x10
121 stp x19, x20, [sp, #0]
122 mov x19, sp
123 bl read_mpidr
124 bl platform_set_coherent_stack
125 bl psci_cpu_off
126 mov x1, #PSCI_E_SUCCESS
127 cmp x0, x1
128 b.eq final_wfi
129 mov sp, x19
130 ldp x19, x20, [sp,#0]
131 add sp, sp, #0x10
132 func_epilogue
133 ret
134
135__psci_cpu_suspend:
136 func_prologue
137 sub sp, sp, #0x20
138 stp x19, x20, [sp, #0]
139 stp x21, x22, [sp, #0x10]
140 mov x19, sp
141 mov x20, x0
142 mov x21, x1
143 mov x22, x2
144 bl read_mpidr
145 bl platform_set_coherent_stack
146 mov x0, x20
147 mov x1, x21
148 mov x2, x22
149 bl psci_cpu_suspend
150 mov x1, #PSCI_E_SUCCESS
151 cmp x0, x1
152 b.eq final_wfi
153 mov sp, x19
154 ldp x21, x22, [sp,#0x10]
155 ldp x19, x20, [sp,#0]
156 add sp, sp, #0x20
157 func_epilogue
158 ret
159
160final_wfi:
161 dsb sy
162 wfi
163wfi_spill:
164 b wfi_spill
165