blob: e089405dc3967c0294aa396b05838e49975b2163 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handley2b6b5742015-03-19 19:17:53 +00002 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2b6b5742015-03-19 19:17:53 +000031#include <arm_config.h>
32#include <arm_def.h>
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000033#include <cci.h>
Dan Handley714a0d22014-04-09 13:13:04 +010034#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000035#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010036#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000037#include <plat_arm.h>
38#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010039#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010040
Achin Gupta1fa7eb62015-11-03 14:18:34 +000041#if (FVP_USE_GIC_DRIVER == FVP_GICV2)
42extern gicv2_driver_data_t arm_gic_data;
43#endif
44
45/* Defines for GIC Driver build time selection */
46#define FVP_GICV2 1
47#define FVP_GICV3 2
48#define FVP_GICV3_LEGACY 3
49
Achin Gupta4f6ad662013-10-25 09:08:21 +010050/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000051 * arm_config holds the characteristics of the differences between the three FVP
52 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
53 * at each boot stage by the primary before enabling the MMU (to allow cci
Achin Gupta4f6ad662013-10-25 09:08:21 +010054 * configuration) & used thereafter. Each BL will have its own copy to allow
55 * independent operation.
56 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000057arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010058
59#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
60 DEVICE0_SIZE, \
61 MT_DEVICE | MT_RW | MT_SECURE)
62
63#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
64 DEVICE1_SIZE, \
65 MT_DEVICE | MT_RW | MT_SECURE)
66
Juan Castillo31a68f02015-04-14 12:49:03 +010067#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
68 DEVICE2_SIZE, \
69 MT_DEVICE | MT_RO | MT_SECURE)
70
71
Jon Medhurstb1eb0932014-02-26 16:27:53 +000072/*
Soby Mathewb08bc042014-09-03 17:48:44 +010073 * Table of regions for various BL stages to map using the MMU.
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010074 * This doesn't include TZRAM as the 'mem_layout' argument passed to
Dan Handley2b6b5742015-03-19 19:17:53 +000075 * arm_configure_mmu_elx() will give the available subset of that,
Jon Medhurstb1eb0932014-02-26 16:27:53 +000076 */
Soby Mathewb08bc042014-09-03 17:48:44 +010077#if IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000078const mmap_region_t plat_arm_mmap[] = {
79 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010080 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000081 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010082 MAP_DEVICE0,
83 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010084 MAP_DEVICE2,
Soby Mathewb08bc042014-09-03 17:48:44 +010085 {0}
86};
87#endif
88#if IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000089const mmap_region_t plat_arm_mmap[] = {
90 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010091 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000092 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010093 MAP_DEVICE0,
94 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010095 MAP_DEVICE2,
Dan Handley2b6b5742015-03-19 19:17:53 +000096 ARM_MAP_NS_DRAM1,
97 ARM_MAP_TSP_SEC_MEM,
Soby Mathewb08bc042014-09-03 17:48:44 +010098 {0}
99};
100#endif
101#if IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000102const mmap_region_t plat_arm_mmap[] = {
103 ARM_MAP_SHARED_RAM,
104 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100105 MAP_DEVICE0,
106 MAP_DEVICE1,
107 {0}
108};
109#endif
110#if IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000111const mmap_region_t plat_arm_mmap[] = {
112 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100113 MAP_DEVICE0,
114 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000115 {0}
116};
Soby Mathewb08bc042014-09-03 17:48:44 +0100117#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000118
Dan Handley2b6b5742015-03-19 19:17:53 +0000119ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000120
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121
Achin Gupta4f6ad662013-10-25 09:08:21 +0100122/*******************************************************************************
123 * A single boot loader stack is expected to work on both the Foundation FVP
124 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
125 * SYS_ID register provides a mechanism for detecting the differences between
126 * these platforms. This information is stored in a per-BL array to allow the
127 * code to take the correct path.Per BL platform configuration.
128 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000129void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100131 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132
Dan Handley2b6b5742015-03-19 19:17:53 +0000133 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
134 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
135 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
136 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
137 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100138
Andrew Thoelke960347d2014-06-26 14:27:26 +0100139 if (arch != ARCH_MODEL) {
140 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000141 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100142 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143
144 /*
145 * The build field in the SYS_ID tells which variant of the GIC
146 * memory is implemented by the model.
147 */
148 switch (bld) {
149 case BLD_GIC_VE_MMAP:
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000150#if IMAGE_BL31 || IMAGE_BL32
151#if FVP_USE_GIC_DRIVER == FVP_GICV2
152 /*
153 * If the FVP implements the VE compatible memory map, then the
154 * GICv2 driver must be included in the build. Update the platform
155 * data with the correct GICv2 base addresses before it is used
156 * to initialise the driver.
157 *
158 * This update of platform data is temporary and will be removed
159 * once VE memory map for FVP is no longer supported by Trusted
160 * Firmware.
161 */
162 arm_gic_data.gicd_base = VE_GICD_BASE;
163 arm_gic_data.gicc_base = VE_GICC_BASE;
164
165#else
166 ERROR("Only GICv2 driver supported for VE memory map\n");
167 panic();
168#endif /* __FVP_USE_GIC_DRIVER == FVP_GICV2__ */
169#endif /* __IMAGE_BL31 || IMAGE_BL32__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170 break;
171 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100172 break;
173 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100174 ERROR("Unsupported board build %x\n", bld);
175 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100176 }
177
178 /*
179 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
180 * for the Foundation FVP.
181 */
182 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000183 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000184 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100185
186 /*
187 * Check for supported revisions of Foundation FVP
188 * Allow future revisions to run but emit warning diagnostic
189 */
190 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000191 case REV_FOUNDATION_FVP_V2_0:
192 case REV_FOUNDATION_FVP_V2_1:
193 case REV_FOUNDATION_FVP_v9_1:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100194 break;
195 default:
196 WARN("Unrecognized Foundation FVP revision %x\n", rev);
197 break;
198 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100199 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000200 case HBI_BASE_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000201 arm_config.flags |= ARM_CONFIG_BASE_MMAP |
202 ARM_CONFIG_HAS_CCI | ARM_CONFIG_HAS_TZC;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100203
204 /*
205 * Check for supported revisions
206 * Allow future revisions to run but emit warning diagnostic
207 */
208 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000209 case REV_BASE_FVP_V0:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100210 break;
211 default:
212 WARN("Unrecognized Base FVP revision %x\n", rev);
213 break;
214 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215 break;
216 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100217 ERROR("Unsupported board HBI number 0x%x\n", hbi);
218 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219 }
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100220}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100221
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000222
Dan Handleybe234f92014-08-04 16:11:15 +0100223void fvp_cci_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100224{
Vikram Kanigiri96377452014-04-24 11:02:16 +0100225 /*
Dan Handleybe234f92014-08-04 16:11:15 +0100226 * Initialize CCI-400 driver
227 */
Dan Handley2b6b5742015-03-19 19:17:53 +0000228 if (arm_config.flags & ARM_CONFIG_HAS_CCI)
229 arm_cci_init();
Dan Handleybe234f92014-08-04 16:11:15 +0100230}
231
232void fvp_cci_enable(void)
233{
Dan Handley2b6b5742015-03-19 19:17:53 +0000234 if (arm_config.flags & ARM_CONFIG_HAS_CCI)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000235 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
236}
237
238void fvp_cci_disable(void)
239{
Dan Handley2b6b5742015-03-19 19:17:53 +0000240 if (arm_config.flags & ARM_CONFIG_HAS_CCI)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000241 cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
Vikram Kanigiri96377452014-04-24 11:02:16 +0100242}