blob: ca4369553f97dc66427d0bc9a9f079b550253612 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Masahiro Yamada43d20b32018-02-01 16:46:18 +09002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01008#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <assert.h>
Juan Castilloa08a5e72015-05-19 11:54:12 +010010#include <auth_mod.h>
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +010011#include <bl1.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010012#include <bl_common.h>
Antonio Nino Diaze3962d02017-02-16 16:17:19 +000013#include <console.h>
Vikram Kanigirida567432014-04-15 18:08:08 +010014#include <debug.h>
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +000015#include <errata_report.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010016#include <platform.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010017#include <platform_def.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000018#include <smccc_helpers.h>
Soby Mathewc53ac5e2016-07-20 14:38:36 +010019#include <utils.h>
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +010020#include <uuid.h>
Isla Mitchell99305012017-07-11 14:54:08 +010021#include "bl1_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +010023/* BL1 Service UUID */
Roberto Vargaseace8f12018-04-26 13:36:53 +010024DEFINE_SVC_UUID2(bl1_svc_uid,
25 0xd46739fd, 0xcb72, 0x9a4d, 0xb5, 0x75,
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +010026 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
27
Yatharth Kochara65be2f2015-10-09 18:06:13 +010028static void bl1_load_bl2(void);
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010029
Sandrine Bailleux467d0572014-06-24 14:02:34 +010030/*******************************************************************************
Soby Mathew6e16a332018-01-10 12:51:34 +000031 * Helper utility to calculate the BL2 memory layout taking into consideration
32 * the BL1 RW data assuming that it is at the top of the memory layout.
Sandrine Bailleux467d0572014-06-24 14:02:34 +010033 ******************************************************************************/
Soby Mathew6e16a332018-01-10 12:51:34 +000034void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
35 meminfo_t *bl2_mem_layout)
Sandrine Bailleux467d0572014-06-24 14:02:34 +010036{
Sandrine Bailleux467d0572014-06-24 14:02:34 +010037 assert(bl1_mem_layout != NULL);
38 assert(bl2_mem_layout != NULL);
39
Yatharth Kochar51f76f62016-09-12 16:10:33 +010040 /*
41 * Remove BL1 RW data from the scope of memory visible to BL2.
42 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
43 */
44 assert(BL1_RW_BASE > bl1_mem_layout->total_base);
45 bl2_mem_layout->total_base = bl1_mem_layout->total_base;
46 bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
Sandrine Bailleux467d0572014-06-24 14:02:34 +010047
48 flush_dcache_range((unsigned long)bl2_mem_layout, sizeof(meminfo_t));
49}
Soby Mathew6e16a332018-01-10 12:51:34 +000050
Sandrine Bailleux467d0572014-06-24 14:02:34 +010051/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010052 * Function to perform late architectural and platform specific initialization.
Yatharth Kochara65be2f2015-10-09 18:06:13 +010053 * It also queries the platform to load and run next BL image. Only called
54 * by the primary cpu after a cold boot.
55 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010056void bl1_main(void)
57{
Yatharth Kochara65be2f2015-10-09 18:06:13 +010058 unsigned int image_id;
59
Dan Handley91b624e2014-07-29 17:14:00 +010060 /* Announce our arrival */
61 NOTICE(FIRMWARE_WELCOME_STR);
62 NOTICE("BL1: %s\n", version_string);
63 NOTICE("BL1: %s\n", build_message);
64
Yatharth Kochar5d361212016-06-28 17:07:09 +010065 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE,
66 (void *)BL1_RAM_LIMIT);
Dan Handley91b624e2014-07-29 17:14:00 +010067
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +000068 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +010069
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000070#if ENABLE_ASSERTIONS
Yatharth Kochar5d361212016-06-28 17:07:09 +010071 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +010072 /*
73 * Ensure that MMU/Caches and coherency are turned on
74 */
Yatharth Kochar5d361212016-06-28 17:07:09 +010075#ifdef AARCH32
76 val = read_sctlr();
77#else
Dan Handley0cdebbd2015-03-30 17:15:16 +010078 val = read_sctlr_el3();
Yatharth Kochar5d361212016-06-28 17:07:09 +010079#endif
Andrew Thoelke5e287b52015-06-11 14:12:14 +010080 assert(val & SCTLR_M_BIT);
81 assert(val & SCTLR_C_BIT);
82 assert(val & SCTLR_I_BIT);
Dan Handley0cdebbd2015-03-30 17:15:16 +010083 /*
84 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
85 * provided platform value
86 */
87 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
88 /*
89 * If CWG is zero, then no CWG information is available but we can
90 * at least check the platform value is less than the architectural
91 * maximum.
92 */
93 if (val != 0)
94 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
95 else
96 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000097#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +010098
99 /* Perform remaining generic architectural setup from EL3 */
100 bl1_arch_setup();
101
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100102#if TRUSTED_BOARD_BOOT
103 /* Initialize authentication module */
104 auth_mod_init();
105#endif /* TRUSTED_BOARD_BOOT */
106
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107 /* Perform platform setup in BL1. */
108 bl1_platform_setup();
109
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100110 /* Get the image id of next image to load and run. */
111 image_id = bl1_plat_get_next_image_id();
112
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100113 /*
114 * We currently interpret any image id other than
115 * BL2_IMAGE_ID as the start of firmware update.
116 */
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100117 if (image_id == BL2_IMAGE_ID)
118 bl1_load_bl2();
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100119 else
120 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100121
122 bl1_prepare_next_image(image_id);
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000123
124 console_flush();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100125}
126
127/*******************************************************************************
128 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
129 * Called by the primary cpu after a cold boot.
130 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
131 * loader etc.
132 ******************************************************************************/
Roberto Vargasbcfaeff2018-02-12 12:36:17 +0000133static void bl1_load_bl2(void)
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100134{
135 image_desc_t *image_desc;
136 image_info_t *image_info;
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100137 int err;
138
139 /* Get the image descriptor */
140 image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
141 assert(image_desc);
142
143 /* Get the image info */
144 image_info = &image_desc->image_info;
Juan Castillo3a66aca2015-04-13 17:36:19 +0100145 INFO("BL1: Loading BL2\n");
146
Soby Mathew2f38ce32018-02-08 17:45:12 +0000147 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900148 if (err) {
149 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
150 plat_error_handler(err);
151 }
152
Yatharth Kochar51f76f62016-09-12 16:10:33 +0100153 err = load_auth_image(BL2_IMAGE_ID, image_info);
Vikram Kanigirida567432014-04-15 18:08:08 +0100154 if (err) {
Dan Handley91b624e2014-07-29 17:14:00 +0100155 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo26ae5832015-09-25 15:41:14 +0100156 plat_error_handler(err);
Vikram Kanigirida567432014-04-15 18:08:08 +0100157 }
Juan Castillod227d8b2015-01-07 13:49:59 +0000158
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900159 /* Allow platform to handle image information. */
Soby Mathew2f38ce32018-02-08 17:45:12 +0000160 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900161 if (err) {
162 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
163 plat_error_handler(err);
164 }
165
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100166 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167}
168
169/*******************************************************************************
Yatharth Kochar5d361212016-06-28 17:07:09 +0100170 * Function called just before handing over to the next BL to inform the user
171 * about the boot progress. In debug mode, also print details about the BL
172 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173 ******************************************************************************/
Yatharth Kochar5d361212016-06-28 17:07:09 +0100174void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175{
Yatharth Kochar5d361212016-06-28 17:07:09 +0100176#ifdef AARCH32
177 NOTICE("BL1: Booting BL32\n");
178#else
Juan Castillo7d199412015-12-14 09:35:25 +0000179 NOTICE("BL1: Booting BL31\n");
Yatharth Kochar5d361212016-06-28 17:07:09 +0100180#endif /* AARCH32 */
181 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182}
Sandrine Bailleuxb7e97c42015-11-10 10:01:19 +0000183
184#if SPIN_ON_BL1_EXIT
185void print_debug_loop_message(void)
186{
187 NOTICE("BL1: Debug loop, spinning forever\n");
188 NOTICE("BL1: Please connect the debugger to continue\n");
189}
190#endif
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100191
192/*******************************************************************************
193 * Top level handler for servicing BL1 SMCs.
194 ******************************************************************************/
195register_t bl1_smc_handler(unsigned int smc_fid,
196 register_t x1,
197 register_t x2,
198 register_t x3,
199 register_t x4,
200 void *cookie,
201 void *handle,
202 unsigned int flags)
203{
204
205#if TRUSTED_BOARD_BOOT
206 /*
207 * Dispatch FWU calls to FWU SMC handler and return its return
208 * value
209 */
210 if (is_fwu_fid(smc_fid)) {
211 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
212 handle, flags);
213 }
214#endif
215
216 switch (smc_fid) {
217 case BL1_SMC_CALL_COUNT:
218 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
219
220 case BL1_SMC_UID:
221 SMC_UUID_RET(handle, bl1_svc_uid);
222
223 case BL1_SMC_VERSION:
224 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
225
226 default:
227 break;
228 }
229
230 WARN("Unimplemented BL1 SMC Call: 0x%x \n", smc_fid);
231 SMC_RET1(handle, SMC_UNK);
232}
dp-armcdd03cb2017-02-15 11:07:55 +0000233
234/*******************************************************************************
235 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
236 * compliance when invoking bl1_smc_handler.
237 ******************************************************************************/
238register_t bl1_smc_wrapper(uint32_t smc_fid,
239 void *cookie,
240 void *handle,
241 unsigned int flags)
242{
243 register_t x1, x2, x3, x4;
244
245 assert(handle);
246
247 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
248 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
249}