blob: d2e8729b588d3162446e2c24fe39162216a893d8 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Vikram Kanigiri07035432015-11-12 18:52:34 +00002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30#ifndef __PLAT_ARM_H__
31#define __PLAT_ARM_H__
32
33#include <bakery_lock.h>
Dan Handley9df48042015-03-19 18:58:55 +000034#include <cassert.h>
35#include <cpu_data.h>
36#include <stdint.h>
Sandrine Bailleux7659a262016-07-05 09:55:03 +010037#include <utils.h>
Soby Mathewfe3b5762015-10-27 10:31:35 +000038#include <xlat_tables.h>
Dan Handley9df48042015-03-19 18:58:55 +000039
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010040/*******************************************************************************
41 * Forward declarations
42 ******************************************************************************/
43struct bl31_params;
44struct meminfo;
45
Dan Handley9df48042015-03-19 18:58:55 +000046#define ARM_CASSERT_MMAP \
47 CASSERT((ARRAY_SIZE(plat_arm_mmap) + ARM_BL_REGIONS) \
48 <= MAX_MMAP_REGIONS, \
49 assert_max_mmap_regions);
50
51/*
52 * Utility functions common to ARM standard platforms
53 */
Soby Mathewa0fedc42016-06-16 14:52:04 +010054void arm_setup_page_tables(uintptr_t total_base,
55 size_t total_size,
56 uintptr_t code_start,
57 uintptr_t code_limit,
58 uintptr_t rodata_start,
59 uintptr_t rodata_limit
Dan Handley9df48042015-03-19 18:58:55 +000060#if USE_COHERENT_MEM
Soby Mathewa0fedc42016-06-16 14:52:04 +010061 , uintptr_t coh_start,
62 uintptr_t coh_limit
Dan Handley9df48042015-03-19 18:58:55 +000063#endif
64);
65
66#if IMAGE_BL31
Dan Handley9df48042015-03-19 18:58:55 +000067/*
68 * Use this macro to instantiate lock before it is used in below
69 * arm_lock_xxx() macros
70 */
Vikram Kanigirid79214c2015-09-09 10:52:13 +010071#define ARM_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_lock);
Dan Handley9df48042015-03-19 18:58:55 +000072
73/*
74 * These are wrapper macros to the Coherent Memory Bakery Lock API.
75 */
76#define arm_lock_init() bakery_lock_init(&arm_lock)
77#define arm_lock_get() bakery_lock_get(&arm_lock)
78#define arm_lock_release() bakery_lock_release(&arm_lock)
79
80#else
81
Dan Handley9df48042015-03-19 18:58:55 +000082/*
Juan Castillo7d199412015-12-14 09:35:25 +000083 * Empty macros for all other BL stages other than BL31
Dan Handley9df48042015-03-19 18:58:55 +000084 */
Dan Handley9df48042015-03-19 18:58:55 +000085#define ARM_INSTANTIATE_LOCK
86#define arm_lock_init()
87#define arm_lock_get()
88#define arm_lock_release()
89
90#endif /* IMAGE_BL31 */
91
Soby Mathew7799cf72015-04-16 14:49:09 +010092#if ARM_RECOM_STATE_ID_ENC
93/*
94 * Macros used to parse state information from State-ID if it is using the
95 * recommended encoding for State-ID.
96 */
97#define ARM_LOCAL_PSTATE_WIDTH 4
98#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
99
100/* Macros to construct the composite power state */
101
102/* Make composite power state parameter till power level 0 */
103#if PSCI_EXTENDED_STATE_ID
104
105#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
106 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
107#else
108#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
109 (((lvl0_state) << PSTATE_ID_SHIFT) | \
110 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
111 ((type) << PSTATE_TYPE_SHIFT))
112#endif /* __PSCI_EXTENDED_STATE_ID__ */
113
114/* Make composite power state parameter till power level 1 */
115#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
116 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
117 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
118
Soby Mathewa869de12015-05-08 10:18:59 +0100119/* Make composite power state parameter till power level 2 */
120#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
121 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
122 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
123
Soby Mathew7799cf72015-04-16 14:49:09 +0100124#endif /* __ARM_RECOM_STATE_ID_ENC__ */
125
Dan Handley9df48042015-03-19 18:58:55 +0000126
Dan Handley9df48042015-03-19 18:58:55 +0000127/* IO storage utility functions */
128void arm_io_setup(void);
129
130/* Security utility functions */
Soby Mathew9c708b52016-02-26 14:23:19 +0000131void arm_tzc400_setup(void);
Vikram Kanigiri510d87b2016-01-29 12:32:58 +0000132struct tzc_dmc500_driver_data;
133void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data);
Dan Handley9df48042015-03-19 18:58:55 +0000134
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100135/* Systimer utility function */
136void arm_configure_sys_timer(void);
137
Dan Handley9df48042015-03-19 18:58:55 +0000138/* PM utility functions */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100139int arm_validate_power_state(unsigned int power_state,
140 psci_power_state_t *req_state);
Soby Mathew0d9e8522015-07-15 13:36:24 +0100141int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100142void arm_system_pwr_domain_resume(void);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000143void arm_program_trusted_mailbox(uintptr_t address);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100144
145/* Topology utility function */
146int arm_check_mpidr(u_register_t mpidr);
Dan Handley9df48042015-03-19 18:58:55 +0000147
148/* BL1 utility functions */
149void arm_bl1_early_platform_setup(void);
150void arm_bl1_platform_setup(void);
151void arm_bl1_plat_arch_setup(void);
152
153/* BL2 utility functions */
Sandrine Bailleuxf402a522016-09-15 10:09:53 +0100154void arm_bl2_early_platform_setup(struct meminfo *mem_layout);
Dan Handley9df48042015-03-19 18:58:55 +0000155void arm_bl2_platform_setup(void);
156void arm_bl2_plat_arch_setup(void);
157uint32_t arm_get_spsr_for_bl32_entry(void);
158uint32_t arm_get_spsr_for_bl33_entry(void);
159
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100160/* BL2U utility functions */
161void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
162 void *plat_info);
163void arm_bl2u_platform_setup(void);
164void arm_bl2u_plat_arch_setup(void);
165
Juan Castillo7d199412015-12-14 09:35:25 +0000166/* BL31 utility functions */
Sandrine Bailleuxf402a522016-09-15 10:09:53 +0100167void arm_bl31_early_platform_setup(struct bl31_params *from_bl2,
Dan Handley9df48042015-03-19 18:58:55 +0000168 void *plat_params_from_bl2);
169void arm_bl31_platform_setup(void);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000170void arm_bl31_plat_runtime_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000171void arm_bl31_plat_arch_setup(void);
172
173/* TSP utility functions */
174void arm_tsp_early_platform_setup(void);
175
Soby Mathew7b754182016-07-11 14:15:27 +0100176/* SP_MIN utility functions */
177void arm_sp_min_early_platform_setup(void);
178
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100179/* FIP TOC validity check */
180int arm_io_is_toc_valid(void);
Dan Handley9df48042015-03-19 18:58:55 +0000181
182/*
183 * Mandatory functions required in ARM standard platforms
184 */
Soby Mathew47e43f22016-02-01 14:04:34 +0000185unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000186void plat_arm_gic_driver_init(void);
Dan Handley9df48042015-03-19 18:58:55 +0000187void plat_arm_gic_init(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000188void plat_arm_gic_cpuif_enable(void);
189void plat_arm_gic_cpuif_disable(void);
190void plat_arm_gic_pcpu_init(void);
Dan Handley9df48042015-03-19 18:58:55 +0000191void plat_arm_security_setup(void);
192void plat_arm_pwrc_setup(void);
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000193void plat_arm_interconnect_init(void);
194void plat_arm_interconnect_enter_coherency(void);
195void plat_arm_interconnect_exit_coherency(void);
Dan Handley9df48042015-03-19 18:58:55 +0000196
197/*
198 * Optional functions required in ARM standard platforms
199 */
200void plat_arm_io_setup(void);
201int plat_arm_get_alt_image_source(
Juan Castillo3a66aca2015-04-13 17:36:19 +0100202 unsigned int image_id,
203 uintptr_t *dev_handle,
204 uintptr_t *image_spec);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100205unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri07035432015-11-12 18:52:34 +0000206const mmap_region_t *plat_arm_get_mmap(void);
Dan Handley9df48042015-03-19 18:58:55 +0000207
208#endif /* __PLAT_ARM_H__ */