Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 1 | /* |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 5 | */ |
| 6 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 7 | #include <assert.h> |
Sam Payne | 71ce6ed | 2017-05-08 12:42:49 -0700 | [diff] [blame] | 8 | #include <cortex_a57.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | #include <arch_helpers.h> |
| 10 | #include <common/debug.h> |
| 11 | #include <drivers/delay_timer.h> |
| 12 | #include <lib/mmio.h> |
| 13 | #include <lib/psci/psci.h> |
| 14 | #include <plat/common/platform.h> |
| 15 | |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 16 | #include <bpmp.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 17 | #include <flowctrl.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 18 | #include <pmc.h> |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 19 | #include <platform_def.h> |
| 20 | #include <security_engine.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 21 | #include <tegra_def.h> |
| 22 | #include <tegra_private.h> |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 23 | #include <tegra_platform.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 24 | |
Varun Wadekar | 071b787 | 2015-07-08 17:42:02 +0530 | [diff] [blame] | 25 | /* |
| 26 | * Register used to clear CPU reset signals. Each CPU has two reset |
| 27 | * signals: CPU reset (3:0) and Core reset (19:16). |
| 28 | */ |
| 29 | #define CPU_CMPLX_RESET_CLR 0x454 |
| 30 | #define CPU_CORE_RESET_MASK 0x10001 |
| 31 | |
Varun Wadekar | 8b82fae | 2015-11-09 17:39:28 -0800 | [diff] [blame] | 32 | /* Clock and Reset controller registers for system clock's settings */ |
| 33 | #define SCLK_RATE 0x30 |
| 34 | #define SCLK_BURST_POLICY 0x28 |
| 35 | #define SCLK_BURST_POLICY_DEFAULT 0x10000000 |
| 36 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 37 | static int cpu_powergate_mask[PLATFORM_MAX_CPUS_PER_CLUSTER]; |
| 38 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 39 | int32_t tegra_soc_validate_power_state(unsigned int power_state, |
| 40 | psci_power_state_t *req_state) |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 41 | { |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 42 | int state_id = psci_get_pstate_id(power_state); |
| 43 | |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 44 | /* Sanity check the requested state id */ |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 45 | switch (state_id) { |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 46 | case PSTATE_ID_CORE_POWERDN: |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 47 | /* |
| 48 | * Core powerdown request only for afflvl 0 |
| 49 | */ |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 50 | req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id & 0xff; |
| 51 | |
| 52 | break; |
| 53 | |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 54 | case PSTATE_ID_CLUSTER_IDLE: |
| 55 | case PSTATE_ID_CLUSTER_POWERDN: |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 56 | /* |
| 57 | * Cluster powerdown/idle request only for afflvl 1 |
| 58 | */ |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 59 | req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id; |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 60 | req_state->pwr_domain_state[MPIDR_AFFLVL0] = PSTATE_ID_CORE_POWERDN; |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 61 | |
| 62 | break; |
| 63 | |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 64 | case PSTATE_ID_SOC_POWERDN: |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 65 | /* |
| 66 | * System powerdown request only for afflvl 2 |
| 67 | */ |
Varun Wadekar | 66231d1 | 2017-06-07 09:57:42 -0700 | [diff] [blame] | 68 | for (uint32_t i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++) |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 69 | req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; |
| 70 | |
| 71 | req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = |
| 72 | PLAT_SYS_SUSPEND_STATE_ID; |
| 73 | |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 74 | break; |
| 75 | |
| 76 | default: |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 77 | ERROR("%s: unsupported state id (%d)\n", __func__, state_id); |
| 78 | return PSCI_E_INVALID_PARAMS; |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 79 | } |
| 80 | |
| 81 | return PSCI_E_SUCCESS; |
| 82 | } |
| 83 | |
Varun Wadekar | b91b5fc | 2017-04-18 11:22:01 -0700 | [diff] [blame] | 84 | /******************************************************************************* |
| 85 | * Platform handler to calculate the proper target power level at the |
| 86 | * specified affinity level |
| 87 | ******************************************************************************/ |
| 88 | plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl, |
| 89 | const plat_local_state_t *states, |
| 90 | unsigned int ncpu) |
| 91 | { |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 92 | plat_local_state_t target = PSCI_LOCAL_STATE_RUN; |
Varun Wadekar | b91b5fc | 2017-04-18 11:22:01 -0700 | [diff] [blame] | 93 | int cpu = plat_my_core_pos(); |
| 94 | int core_pos = read_mpidr() & MPIDR_CPU_MASK; |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 95 | uint32_t bpmp_reply, data[3]; |
| 96 | int ret; |
Varun Wadekar | b91b5fc | 2017-04-18 11:22:01 -0700 | [diff] [blame] | 97 | |
| 98 | /* get the power state at this level */ |
| 99 | if (lvl == MPIDR_AFFLVL1) |
| 100 | target = *(states + core_pos); |
| 101 | if (lvl == MPIDR_AFFLVL2) |
| 102 | target = *(states + cpu); |
| 103 | |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 104 | if ((lvl == MPIDR_AFFLVL1) && (target == PSTATE_ID_CLUSTER_IDLE)) { |
| 105 | |
| 106 | /* initialize the bpmp interface */ |
| 107 | (void)tegra_bpmp_init(); |
| 108 | |
| 109 | /* Cluster idle */ |
| 110 | data[0] = (uint32_t)cpu; |
| 111 | data[1] = TEGRA_PM_CC6; |
| 112 | data[2] = TEGRA_PM_SC1; |
| 113 | ret = tegra_bpmp_send_receive_atomic(MRQ_DO_IDLE, |
| 114 | (void *)&data, (int)sizeof(data), |
| 115 | (void *)&bpmp_reply, (int)sizeof(bpmp_reply)); |
Varun Wadekar | b91b5fc | 2017-04-18 11:22:01 -0700 | [diff] [blame] | 116 | |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 117 | /* check if cluster idle entry is allowed */ |
| 118 | if ((ret != 0L) || (bpmp_reply != BPMP_CCx_ALLOWED)) { |
Varun Wadekar | b91b5fc | 2017-04-18 11:22:01 -0700 | [diff] [blame] | 119 | |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 120 | /* Cluster idle not allowed */ |
| 121 | target = PSCI_LOCAL_STATE_RUN; |
| 122 | } |
| 123 | |
| 124 | } else if ((lvl == MPIDR_AFFLVL1) && (target == PSTATE_ID_CLUSTER_POWERDN)) { |
| 125 | |
| 126 | /* initialize the bpmp interface */ |
| 127 | (void)tegra_bpmp_init(); |
| 128 | |
| 129 | /* Cluster power-down */ |
| 130 | data[0] = (uint32_t)cpu; |
| 131 | data[1] = TEGRA_PM_CC7; |
| 132 | data[2] = TEGRA_PM_SC1; |
| 133 | ret = tegra_bpmp_send_receive_atomic(MRQ_DO_IDLE, |
| 134 | (void *)&data, (int)sizeof(data), |
| 135 | (void *)&bpmp_reply, (int)sizeof(bpmp_reply)); |
| 136 | |
| 137 | /* check if cluster power down is allowed */ |
| 138 | if ((ret != 0L) || (bpmp_reply != BPMP_CCx_ALLOWED)) { |
| 139 | |
| 140 | /* Cluster power down not allowed */ |
| 141 | target = PSCI_LOCAL_STATE_RUN; |
| 142 | } |
| 143 | |
| 144 | } else if (((lvl == MPIDR_AFFLVL2) || (lvl == MPIDR_AFFLVL1)) && |
| 145 | (target == PSTATE_ID_SOC_POWERDN)) { |
| 146 | |
| 147 | /* System Suspend */ |
| 148 | target = PSTATE_ID_SOC_POWERDN; |
| 149 | |
| 150 | } else { |
| 151 | ; /* do nothing */ |
| 152 | } |
| 153 | |
| 154 | return target; |
Varun Wadekar | b91b5fc | 2017-04-18 11:22:01 -0700 | [diff] [blame] | 155 | } |
| 156 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 157 | int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 158 | { |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 159 | u_register_t mpidr = read_mpidr(); |
| 160 | const plat_local_state_t *pwr_domain_state = |
| 161 | target_state->pwr_domain_state; |
| 162 | unsigned int stateid_afflvl2 = pwr_domain_state[MPIDR_AFFLVL2]; |
| 163 | unsigned int stateid_afflvl1 = pwr_domain_state[MPIDR_AFFLVL1]; |
| 164 | unsigned int stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0]; |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 165 | int ret = PSCI_E_SUCCESS; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 166 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 167 | if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) { |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 168 | |
Harvey Hsieh | 20e9fef | 2016-12-28 21:53:18 +0800 | [diff] [blame] | 169 | assert((stateid_afflvl0 == PLAT_MAX_OFF_STATE) || |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 170 | (stateid_afflvl0 == PSTATE_ID_SOC_POWERDN)); |
Harvey Hsieh | 20e9fef | 2016-12-28 21:53:18 +0800 | [diff] [blame] | 171 | assert((stateid_afflvl1 == PLAT_MAX_OFF_STATE) || |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 172 | (stateid_afflvl1 == PSTATE_ID_SOC_POWERDN)); |
| 173 | |
| 174 | if (tegra_chipid_is_t210_b01()) { |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 175 | |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 176 | /* Suspend se/se2 and pka1 */ |
| 177 | if (tegra_se_suspend() != 0) { |
| 178 | ret = PSCI_E_INTERN_FAIL; |
| 179 | } |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 180 | } |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 181 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 182 | } else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_IDLE) { |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 183 | |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 184 | assert(stateid_afflvl0 == PSTATE_ID_CORE_POWERDN); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 185 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 186 | /* Prepare for cluster idle */ |
| 187 | tegra_fc_cluster_idle(mpidr); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 188 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 189 | } else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_POWERDN) { |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 190 | |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 191 | assert(stateid_afflvl0 == PSTATE_ID_CORE_POWERDN); |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 192 | |
| 193 | /* Prepare for cluster powerdn */ |
| 194 | tegra_fc_cluster_powerdn(mpidr); |
| 195 | |
| 196 | } else if (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN) { |
| 197 | |
| 198 | /* Prepare for cpu powerdn */ |
| 199 | tegra_fc_cpu_powerdn(mpidr); |
| 200 | |
| 201 | } else { |
Varun Wadekar | a6a357f | 2017-05-05 09:20:59 -0700 | [diff] [blame] | 202 | ERROR("%s: Unknown state id (%d, %d, %d)\n", __func__, |
| 203 | stateid_afflvl2, stateid_afflvl1, stateid_afflvl0); |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 204 | ret = PSCI_E_NOT_SUPPORTED; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 205 | } |
| 206 | |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 207 | return ret; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 208 | } |
| 209 | |
Harvey Hsieh | a16d4ea | 2017-06-15 16:28:43 -0700 | [diff] [blame] | 210 | int tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state) |
| 211 | { |
| 212 | u_register_t mpidr = read_mpidr(); |
| 213 | const plat_local_state_t *pwr_domain_state = |
| 214 | target_state->pwr_domain_state; |
| 215 | unsigned int stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL]; |
| 216 | |
| 217 | if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) { |
| 218 | |
| 219 | if (tegra_chipid_is_t210_b01()) { |
| 220 | /* Save tzram contents */ |
| 221 | tegra_se_save_tzram(); |
| 222 | } |
| 223 | |
| 224 | /* enter system suspend */ |
| 225 | tegra_fc_soc_powerdn(mpidr); |
| 226 | } |
| 227 | |
| 228 | return PSCI_E_SUCCESS; |
| 229 | } |
| 230 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 231 | int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 232 | { |
Sam Payne | 71ce6ed | 2017-05-08 12:42:49 -0700 | [diff] [blame] | 233 | const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); |
Varun Wadekar | bc78744 | 2015-07-27 13:00:50 +0530 | [diff] [blame] | 234 | uint32_t val; |
| 235 | |
Sam Payne | 71ce6ed | 2017-05-08 12:42:49 -0700 | [diff] [blame] | 236 | /* platform parameter passed by the previous bootloader */ |
| 237 | if (plat_params->l2_ecc_parity_prot_dis != 1) { |
| 238 | /* Enable ECC Parity Protection for Cortex-A57 CPUs */ |
| 239 | val = read_l2ctlr_el1(); |
| 240 | val |= (uint64_t)CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT; |
| 241 | write_l2ctlr_el1(val); |
| 242 | } |
| 243 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 244 | /* |
| 245 | * Check if we are exiting from SOC_POWERDN. |
| 246 | */ |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 247 | if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] == |
| 248 | PLAT_SYS_SUSPEND_STATE_ID) { |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 249 | |
| 250 | /* |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 251 | * Security engine resume |
| 252 | */ |
| 253 | if (tegra_chipid_is_t210_b01()) { |
| 254 | tegra_se_resume(); |
| 255 | } |
| 256 | |
| 257 | /* |
Varun Wadekar | 6eec6d6 | 2016-03-03 13:28:10 -0800 | [diff] [blame] | 258 | * Lock scratch registers which hold the CPU vectors |
| 259 | */ |
| 260 | tegra_pmc_lock_cpu_vectors(); |
| 261 | |
| 262 | /* |
Varun Wadekar | bc78744 | 2015-07-27 13:00:50 +0530 | [diff] [blame] | 263 | * Enable WRAP to INCR burst type conversions for |
| 264 | * incoming requests on the AXI slave ports. |
| 265 | */ |
| 266 | val = mmio_read_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG); |
| 267 | val &= ~ENABLE_UNSUP_TX_ERRORS; |
| 268 | val |= ENABLE_WRAP_TO_INCR_BURSTS; |
| 269 | mmio_write_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG, val); |
| 270 | |
| 271 | /* |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 272 | * Restore Boot and Power Management Processor (BPMP) reset |
| 273 | * address and reset it. |
| 274 | */ |
| 275 | tegra_fc_reset_bpmp(); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 276 | } |
| 277 | |
| 278 | /* |
| 279 | * T210 has a dedicated ARMv7 boot and power mgmt processor, BPMP. It's |
| 280 | * used for power management and boot purposes. Inform the BPMP that |
| 281 | * we have completed the cluster power up. |
| 282 | */ |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 283 | tegra_fc_lock_active_cluster(); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 284 | |
| 285 | return PSCI_E_SUCCESS; |
| 286 | } |
| 287 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 288 | int tegra_soc_pwr_domain_on(u_register_t mpidr) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 289 | { |
| 290 | int cpu = mpidr & MPIDR_CPU_MASK; |
Varun Wadekar | 071b787 | 2015-07-08 17:42:02 +0530 | [diff] [blame] | 291 | uint32_t mask = CPU_CORE_RESET_MASK << cpu; |
| 292 | |
| 293 | /* Deassert CPU reset signals */ |
| 294 | mmio_write_32(TEGRA_CAR_RESET_BASE + CPU_CMPLX_RESET_CLR, mask); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 295 | |
| 296 | /* Turn on CPU using flow controller or PMC */ |
| 297 | if (cpu_powergate_mask[cpu] == 0) { |
| 298 | tegra_pmc_cpu_on(cpu); |
| 299 | cpu_powergate_mask[cpu] = 1; |
| 300 | } else { |
| 301 | tegra_fc_cpu_on(cpu); |
| 302 | } |
| 303 | |
| 304 | return PSCI_E_SUCCESS; |
| 305 | } |
| 306 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 307 | int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 308 | { |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 309 | tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 310 | return PSCI_E_SUCCESS; |
| 311 | } |
Varun Wadekar | 8b82fae | 2015-11-09 17:39:28 -0800 | [diff] [blame] | 312 | |
| 313 | int tegra_soc_prepare_system_reset(void) |
| 314 | { |
| 315 | /* |
| 316 | * Set System Clock (SCLK) to POR default so that the clock source |
| 317 | * for the PMC APB clock would not be changed due to system reset. |
| 318 | */ |
| 319 | mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_BURST_POLICY, |
Marvin Hsu | 21eea97 | 2017-04-11 11:00:48 +0800 | [diff] [blame] | 320 | SCLK_BURST_POLICY_DEFAULT); |
Varun Wadekar | 8b82fae | 2015-11-09 17:39:28 -0800 | [diff] [blame] | 321 | mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_RATE, 0); |
| 322 | |
| 323 | /* Wait 1 ms to make sure clock source/device logic is stabilized. */ |
| 324 | mdelay(1); |
| 325 | |
| 326 | return PSCI_E_SUCCESS; |
| 327 | } |