blob: b184063d8f8042bebc9bdc07fb021d71b4883b85 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
2 * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch_helpers.h>
32#include <assert.h>
33#include <debug.h>
Varun Wadekar8b82fae2015-11-09 17:39:28 -080034#include <delay_timer.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053035#include <mmio.h>
36#include <platform.h>
37#include <platform_def.h>
38#include <psci.h>
39#include <pmc.h>
40#include <flowctrl.h>
41#include <tegra_def.h>
42#include <tegra_private.h>
43
Varun Wadekar071b7872015-07-08 17:42:02 +053044/*
45 * Register used to clear CPU reset signals. Each CPU has two reset
46 * signals: CPU reset (3:0) and Core reset (19:16).
47 */
48#define CPU_CMPLX_RESET_CLR 0x454
49#define CPU_CORE_RESET_MASK 0x10001
50
Varun Wadekar8b82fae2015-11-09 17:39:28 -080051/* Clock and Reset controller registers for system clock's settings */
52#define SCLK_RATE 0x30
53#define SCLK_BURST_POLICY 0x28
54#define SCLK_BURST_POLICY_DEFAULT 0x10000000
55
Varun Wadekarb316e242015-05-19 16:48:04 +053056static int cpu_powergate_mask[PLATFORM_MAX_CPUS_PER_CLUSTER];
57
Varun Wadekara78bb1b2015-08-07 10:03:00 +053058int32_t tegra_soc_validate_power_state(unsigned int power_state,
59 psci_power_state_t *req_state)
Varun Wadekar254441d2015-07-23 10:07:54 +053060{
Varun Wadekara78bb1b2015-08-07 10:03:00 +053061 int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
62 int state_id = psci_get_pstate_id(power_state);
63
64 if (pwr_lvl > PLAT_MAX_PWR_LVL) {
65 ERROR("%s: unsupported power_state (0x%x)\n", __func__,
66 power_state);
67 return PSCI_E_INVALID_PARAMS;
68 }
69
Varun Wadekar254441d2015-07-23 10:07:54 +053070 /* Sanity check the requested afflvl */
71 if (psci_get_pstate_type(power_state) == PSTATE_TYPE_STANDBY) {
72 /*
73 * It's possible to enter standby only on affinity level 0 i.e.
74 * a cpu on Tegra. Ignore any other affinity level.
75 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +053076 if (pwr_lvl != MPIDR_AFFLVL0)
Varun Wadekar254441d2015-07-23 10:07:54 +053077 return PSCI_E_INVALID_PARAMS;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053078
79 /* power domain in standby state */
80 req_state->pwr_domain_state[pwr_lvl] = PLAT_MAX_RET_STATE;
81
82 return PSCI_E_SUCCESS;
Varun Wadekar254441d2015-07-23 10:07:54 +053083 }
84
85 /* Sanity check the requested state id */
Varun Wadekara78bb1b2015-08-07 10:03:00 +053086 switch (state_id) {
Varun Wadekar254441d2015-07-23 10:07:54 +053087 case PSTATE_ID_CORE_POWERDN:
Varun Wadekara78bb1b2015-08-07 10:03:00 +053088 /*
89 * Core powerdown request only for afflvl 0
90 */
91 if (pwr_lvl != MPIDR_AFFLVL0)
92 goto error;
93
94 req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id & 0xff;
95
96 break;
97
Varun Wadekar254441d2015-07-23 10:07:54 +053098 case PSTATE_ID_CLUSTER_IDLE:
99 case PSTATE_ID_CLUSTER_POWERDN:
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530100 /*
101 * Cluster powerdown/idle request only for afflvl 1
102 */
103 if (pwr_lvl != MPIDR_AFFLVL1)
104 goto error;
105
106 req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
107 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
108
109 break;
110
Varun Wadekar254441d2015-07-23 10:07:54 +0530111 case PSTATE_ID_SOC_POWERDN:
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530112 /*
113 * System powerdown request only for afflvl 2
114 */
115 if (pwr_lvl != PLAT_MAX_PWR_LVL)
116 goto error;
117
118 for (int i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
119 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
120
121 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] =
122 PLAT_SYS_SUSPEND_STATE_ID;
123
Varun Wadekar254441d2015-07-23 10:07:54 +0530124 break;
125
126 default:
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530127 ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
128 return PSCI_E_INVALID_PARAMS;
Varun Wadekar254441d2015-07-23 10:07:54 +0530129 }
130
131 return PSCI_E_SUCCESS;
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530132
133error:
134 ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
135 return PSCI_E_INVALID_PARAMS;
Varun Wadekar254441d2015-07-23 10:07:54 +0530136}
137
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530138int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530139{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530140 u_register_t mpidr = read_mpidr();
141 const plat_local_state_t *pwr_domain_state =
142 target_state->pwr_domain_state;
143 unsigned int stateid_afflvl2 = pwr_domain_state[MPIDR_AFFLVL2];
144 unsigned int stateid_afflvl1 = pwr_domain_state[MPIDR_AFFLVL1];
145 unsigned int stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0];
Varun Wadekarb316e242015-05-19 16:48:04 +0530146
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530147 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530148
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530149 assert(stateid_afflvl0 == PLAT_MAX_OFF_STATE);
150 assert(stateid_afflvl1 == PLAT_MAX_OFF_STATE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530151
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530152 /* suspend the entire soc */
153 tegra_fc_soc_powerdn(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +0530154
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530155 } else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_IDLE) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530156
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530157 assert(stateid_afflvl0 == PLAT_MAX_OFF_STATE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530158
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530159 /* Prepare for cluster idle */
160 tegra_fc_cluster_idle(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +0530161
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530162 } else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530163
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530164 assert(stateid_afflvl0 == PLAT_MAX_OFF_STATE);
165
166 /* Prepare for cluster powerdn */
167 tegra_fc_cluster_powerdn(mpidr);
168
169 } else if (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN) {
170
171 /* Prepare for cpu powerdn */
172 tegra_fc_cpu_powerdn(mpidr);
173
174 } else {
175 ERROR("%s: Unknown state id\n", __func__);
176 return PSCI_E_NOT_SUPPORTED;
Varun Wadekarb316e242015-05-19 16:48:04 +0530177 }
178
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530179 return PSCI_E_SUCCESS;
Varun Wadekarb316e242015-05-19 16:48:04 +0530180}
181
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530182int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530183{
Varun Wadekarbc787442015-07-27 13:00:50 +0530184 uint32_t val;
185
Varun Wadekarb316e242015-05-19 16:48:04 +0530186 /*
187 * Check if we are exiting from SOC_POWERDN.
188 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530189 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
190 PLAT_SYS_SUSPEND_STATE_ID) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530191
192 /*
Varun Wadekarbc787442015-07-27 13:00:50 +0530193 * Enable WRAP to INCR burst type conversions for
194 * incoming requests on the AXI slave ports.
195 */
196 val = mmio_read_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG);
197 val &= ~ENABLE_UNSUP_TX_ERRORS;
198 val |= ENABLE_WRAP_TO_INCR_BURSTS;
199 mmio_write_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG, val);
200
201 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530202 * Restore Boot and Power Management Processor (BPMP) reset
203 * address and reset it.
204 */
205 tegra_fc_reset_bpmp();
Varun Wadekarb316e242015-05-19 16:48:04 +0530206 }
207
208 /*
209 * T210 has a dedicated ARMv7 boot and power mgmt processor, BPMP. It's
210 * used for power management and boot purposes. Inform the BPMP that
211 * we have completed the cluster power up.
212 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530213 tegra_fc_lock_active_cluster();
Varun Wadekarb316e242015-05-19 16:48:04 +0530214
215 return PSCI_E_SUCCESS;
216}
217
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530218int tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +0530219{
220 int cpu = mpidr & MPIDR_CPU_MASK;
Varun Wadekar071b7872015-07-08 17:42:02 +0530221 uint32_t mask = CPU_CORE_RESET_MASK << cpu;
222
223 /* Deassert CPU reset signals */
224 mmio_write_32(TEGRA_CAR_RESET_BASE + CPU_CMPLX_RESET_CLR, mask);
Varun Wadekarb316e242015-05-19 16:48:04 +0530225
226 /* Turn on CPU using flow controller or PMC */
227 if (cpu_powergate_mask[cpu] == 0) {
228 tegra_pmc_cpu_on(cpu);
229 cpu_powergate_mask[cpu] = 1;
230 } else {
231 tegra_fc_cpu_on(cpu);
232 }
233
234 return PSCI_E_SUCCESS;
235}
236
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530237int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530238{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530239 tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK);
Varun Wadekarb316e242015-05-19 16:48:04 +0530240 return PSCI_E_SUCCESS;
241}
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800242
243int tegra_soc_prepare_system_reset(void)
244{
245 /*
246 * Set System Clock (SCLK) to POR default so that the clock source
247 * for the PMC APB clock would not be changed due to system reset.
248 */
249 mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_BURST_POLICY,
250 SCLK_BURST_POLICY_DEFAULT);
251 mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_RATE, 0);
252
253 /* Wait 1 ms to make sure clock source/device logic is stabilized. */
254 mdelay(1);
255
256 return PSCI_E_SUCCESS;
257}