Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | 5e79cfe | 2019-02-11 13:34:15 +0000 | [diff] [blame] | 2 | * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 7 | #ifndef CORTEX_A57_H |
| 8 | #define CORTEX_A57_H |
| 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <lib/utils_def.h> |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 11 | |
| 12 | /* Cortex-A57 midr for revision 0 */ |
Antonio Nino Diaz | 5e79cfe | 2019-02-11 13:34:15 +0000 | [diff] [blame] | 13 | #define CORTEX_A57_MIDR U(0x410FD070) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 14 | |
| 15 | /* Retention timer tick definitions */ |
Antonio Nino Diaz | 5e79cfe | 2019-02-11 13:34:15 +0000 | [diff] [blame] | 16 | #define RETENTION_ENTRY_TICKS_2 U(0x1) |
| 17 | #define RETENTION_ENTRY_TICKS_8 U(0x2) |
| 18 | #define RETENTION_ENTRY_TICKS_32 U(0x3) |
| 19 | #define RETENTION_ENTRY_TICKS_64 U(0x4) |
| 20 | #define RETENTION_ENTRY_TICKS_128 U(0x5) |
| 21 | #define RETENTION_ENTRY_TICKS_256 U(0x6) |
| 22 | #define RETENTION_ENTRY_TICKS_512 U(0x7) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 23 | |
| 24 | /******************************************************************************* |
| 25 | * CPU Extended Control register specific definitions. |
| 26 | ******************************************************************************/ |
Varun Wadekar | 1384a16 | 2017-06-05 14:54:46 -0700 | [diff] [blame] | 27 | #define CORTEX_A57_ECTLR p15, 1, c15 |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 28 | |
Eleanor Bonnici | b83e42b | 2017-08-09 10:36:08 +0100 | [diff] [blame] | 29 | #define CORTEX_A57_ECTLR_SMP_BIT (ULL(1) << 6) |
| 30 | #define CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38) |
| 31 | #define CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35) |
| 32 | #define CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 33 | |
Antonio Nino Diaz | 5e79cfe | 2019-02-11 13:34:15 +0000 | [diff] [blame] | 34 | #define CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT U(0) |
Eleanor Bonnici | b83e42b | 2017-08-09 10:36:08 +0100 | [diff] [blame] | 35 | #define CORTEX_A57_ECTLR_CPU_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 36 | |
| 37 | /******************************************************************************* |
| 38 | * CPU Memory Error Syndrome register specific definitions. |
| 39 | ******************************************************************************/ |
Varun Wadekar | 1384a16 | 2017-06-05 14:54:46 -0700 | [diff] [blame] | 40 | #define CORTEX_A57_CPUMERRSR p15, 2, c15 |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 41 | |
| 42 | /******************************************************************************* |
| 43 | * CPU Auxiliary Control register specific definitions. |
| 44 | ******************************************************************************/ |
Eleanor Bonnici | 41b61be | 2017-08-09 16:42:40 +0100 | [diff] [blame] | 45 | #define CORTEX_A57_CPUACTLR p15, 0, c15 |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 46 | |
Eleanor Bonnici | 41b61be | 2017-08-09 16:42:40 +0100 | [diff] [blame] | 47 | #define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_DMB (ULL(1) << 59) |
Dimitris Papastamos | 4a284a4 | 2018-05-17 14:41:13 +0100 | [diff] [blame] | 48 | #define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_STORE (ULL(1) << 55) |
Eleanor Bonnici | 41b61be | 2017-08-09 16:42:40 +0100 | [diff] [blame] | 49 | #define CORTEX_A57_CPUACTLR_GRE_NGRE_AS_NGNRE (ULL(1) << 54) |
| 50 | #define CORTEX_A57_CPUACTLR_DIS_OVERREAD (ULL(1) << 52) |
| 51 | #define CORTEX_A57_CPUACTLR_NO_ALLOC_WBWA (ULL(1) << 49) |
| 52 | #define CORTEX_A57_CPUACTLR_DCC_AS_DCCI (ULL(1) << 44) |
| 53 | #define CORTEX_A57_CPUACTLR_FORCE_FPSCR_FLUSH (ULL(1) << 38) |
Eleanor Bonnici | 0c9bd27 | 2017-08-02 16:35:04 +0100 | [diff] [blame] | 54 | #define CORTEX_A57_CPUACTLR_DIS_INSTR_PREFETCH (ULL(1) << 32) |
Eleanor Bonnici | 41b61be | 2017-08-09 16:42:40 +0100 | [diff] [blame] | 55 | #define CORTEX_A57_CPUACTLR_DIS_STREAMING (ULL(3) << 27) |
| 56 | #define CORTEX_A57_CPUACTLR_DIS_L1_STREAMING (ULL(3) << 25) |
| 57 | #define CORTEX_A57_CPUACTLR_DIS_INDIRECT_PREDICTOR (ULL(1) << 4) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 58 | |
| 59 | /******************************************************************************* |
| 60 | * L2 Control register specific definitions. |
| 61 | ******************************************************************************/ |
Eleanor Bonnici | b83e42b | 2017-08-09 10:36:08 +0100 | [diff] [blame] | 62 | #define CORTEX_A57_L2CTLR p15, 1, c9, c0, 2 |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 63 | |
Antonio Nino Diaz | 5e79cfe | 2019-02-11 13:34:15 +0000 | [diff] [blame] | 64 | #define CORTEX_A57_L2CTLR_DATA_RAM_LATENCY_SHIFT U(0) |
| 65 | #define CORTEX_A57_L2CTLR_TAG_RAM_LATENCY_SHIFT U(6) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 66 | |
Antonio Nino Diaz | 5e79cfe | 2019-02-11 13:34:15 +0000 | [diff] [blame] | 67 | #define CORTEX_A57_L2_DATA_RAM_LATENCY_3_CYCLES U(0x2) |
| 68 | #define CORTEX_A57_L2_TAG_RAM_LATENCY_3_CYCLES U(0x2) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 69 | |
| 70 | /******************************************************************************* |
| 71 | * L2 Extended Control register specific definitions. |
| 72 | ******************************************************************************/ |
Varun Wadekar | 1384a16 | 2017-06-05 14:54:46 -0700 | [diff] [blame] | 73 | #define CORTEX_A57_L2ECTLR p15, 1, c9, c0, 3 |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 74 | |
Antonio Nino Diaz | 5e79cfe | 2019-02-11 13:34:15 +0000 | [diff] [blame] | 75 | #define CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT U(0) |
| 76 | #define CORTEX_A57_L2ECTLR_RET_CTRL_MASK (U(0x7) << CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT) |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 77 | |
| 78 | /******************************************************************************* |
| 79 | * L2 Memory Error Syndrome register specific definitions. |
| 80 | ******************************************************************************/ |
Varun Wadekar | 1384a16 | 2017-06-05 14:54:46 -0700 | [diff] [blame] | 81 | #define CORTEX_A57_L2MERRSR p15, 3, c15 |
Yatharth Kochar | a9f776c | 2016-11-10 16:17:51 +0000 | [diff] [blame] | 82 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 83 | #endif /* CORTEX_A57_H */ |