blob: a9ed9c1b403d8547daebeee085e3b31998134b15 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002=============================
3
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
10This document describes the various build options present in the CPU specific
11operations framework to enable errata workarounds and to enable optimizations
12for a specific CPU on a platform.
13
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000014Security Vulnerability Workarounds
15----------------------------------
16
Dan Handley610e7e12018-03-01 18:44:00 +000017TF-A exports a series of build flags which control which security
18vulnerability workarounds should be applied at runtime.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000019
20- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos6d1f4992018-03-28 12:06:40 +010021 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
22 of the PEs in the system need the workaround. Setting this flag to 0 provides
23 no performance benefit for non-affected platforms, it just helps to comply
24 with the recommendation in the spec regarding workaround discovery.
25 Defaults to 1.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000026
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010027- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
28 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
29 the default value of 1 even on platforms that are unaffected by
30 CVE-2018-3639, in order to comply with the recommendation in the spec
31 regarding workaround discovery.
32
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +010033- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
34 `CVE-2018-3639`_. This build option should be set to 1 if the target
35 platform contains at least 1 CPU that requires dynamic mitigation.
36 Defaults to 0.
37
Douglas Raillardd7c21b72017-06-28 15:23:03 +010038CPU Errata Workarounds
39----------------------
40
Dan Handley610e7e12018-03-01 18:44:00 +000041TF-A exports a series of build flags which control the errata workarounds that
42are applied to each CPU by the reset handler. The errata details can be found
43in the CPU specific errata documents published by Arm:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010044
45- `Cortex-A53 MPCore Software Developers Errata Notice`_
46- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010047- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +010048
49The errata workarounds are implemented for a particular revision or a set of
50processor revisions. This is checked by the reset handler at runtime. Each
51errata workaround is identified by its ``ID`` as specified in the processor's
52errata notice document. The format of the define used to enable/disable the
53errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
54is for example ``A57`` for the ``Cortex_A57`` CPU.
55
56Refer to the section *CPU errata status reporting* in
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +010057`Firmware Design guide`_ for information on how to write errata workaround
58functions.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059
60All workarounds are disabled by default. The platform is responsible for
61enabling these workarounds according to its requirement by defining the
62errata workaround build flags in the platform specific makefile. In case
63these workarounds are enabled for the wrong CPU revision then the errata
64workaround is not applied. In the DEBUG build, this is indicated by
65printing a warning to the crash console.
66
67In the current implementation, a platform which has more than 1 variant
68with different revisions of a processor has no runtime mechanism available
69for it to specify which errata workarounds should be enabled or not.
70
John Tsichritzis4daa1de2018-07-23 09:11:59 +010071The value of the build flags is 0 by default, that is, disabled. A value of 1
72will enable it.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
Ambroise Vincentd4a51eb2019-03-04 16:56:26 +000074For Cortex-A15, the following errata build flags are defined :
75
76- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
77 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
78
John Tsichritzis4daa1de2018-07-23 09:11:59 +010079For Cortex-A53, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +010080
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000081- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
82 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
83
84- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
85 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
86
Douglas Raillardd7c21b72017-06-28 15:23:03 +010087- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
88 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
89
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000090- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
91 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
92
Douglas Raillardb52353a2017-07-17 14:14:52 +010093- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
94 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
95 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
96 sections.
97
Douglas Raillardd7c21b72017-06-28 15:23:03 +010098- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
99 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
100 r0p4 and onwards, this errata is enabled by default in hardware.
101
Douglas Raillardb52353a2017-07-17 14:14:52 +0100102- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
103 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
104 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
105 which are 4kB aligned.
106
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100107- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
108 CPUs. Though the erratum is present in every revision of the CPU,
109 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100110 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100111 Earlier revisions of the CPU have other errata which require the same
112 workaround in software, so they should be covered anyway.
113
Ambroise Vincent7927fa02019-02-21 16:20:43 +0000114For Cortex-A55, the following errata build flags are defined :
115
116- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
117 CPU. This needs to be enabled only for revision r0p0 of the CPU.
118
Ambroise Vincent6f319602019-02-21 16:25:37 +0000119- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
120 CPU. This needs to be enabled only for revision r0p0 of the CPU.
121
Ambroise Vincent6a77f052019-02-21 16:27:34 +0000122- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
123 CPU. This needs to be enabled only for revision r0p0 of the CPU.
124
Ambroise Vincentdd961f72019-02-21 16:29:16 +0000125- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
126 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
127
Ambroise Vincenta1d64462019-02-21 16:29:50 +0000128- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
129 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
130
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100131For Cortex-A57, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100132
133- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
134 CPU. This needs to be enabled only for revision r0p0 of the CPU.
135
136- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
137 CPU. This needs to be enabled only for revision r0p0 of the CPU.
138
139- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
140 CPU. This needs to be enabled only for revision r0p0 of the CPU.
141
Ambroise Vincent1b0db762019-02-21 16:35:07 +0000142- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
143 CPU. This needs to be enabled only for revision r0p0 of the CPU.
144
Ambroise Vincentaa2c0292019-02-21 16:35:49 +0000145- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
146 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
147
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100148- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
149 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
150
151- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
152 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
153
154- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
155 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
156
157- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
158 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
159
160- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
161 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
162
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +0100163- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
164 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
165
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100166
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100167For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100168
169- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
170 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
171
Louis Mayencourt4405de62019-02-21 16:38:16 +0000172For Cortex-A73, the following errata build flags are defined :
173
Louis Mayencourtd69722c2019-02-27 14:24:16 +0000174- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
175 CPU. This needs to be enabled only for revision r0p0 of the CPU.
176
Louis Mayencourt4405de62019-02-21 16:38:16 +0000177- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
178 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
179
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000180For Cortex-A75, the following errata build flags are defined :
181
182- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
183 CPU. This needs to be enabled only for revision r0p0 of the CPU.
184
Louis Mayencourt8d868702019-02-25 14:57:57 +0000185- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
186 CPU. This needs to be enabled only for revision r0p0 of the CPU.
187
Louis Mayencourt09924472019-02-21 17:35:07 +0000188For Cortex-A76, the following errata build flags are defined :
189
Louis Mayencourt59fa2182019-02-25 15:17:44 +0000190- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
191 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
192
Louis Mayencourt09924472019-02-21 17:35:07 +0000193- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
194 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
195
Louis Mayencourtadda9d42019-02-25 11:37:38 +0000196- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
197 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
198
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100199DSU Errata Workarounds
200----------------------
201
202Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
203Shared Unit) errata. The DSU errata details can be found in the respective Arm
204documentation:
205
206- `Arm DSU Software Developers Errata Notice`_.
207
208Each erratum is identified by an ``ID``, as defined in the DSU errata notice
209document. Thus, the build flags which enable/disable the errata workarounds
210have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
211of DSU errata workarounds are similar to `CPU errata workarounds`_.
212
213For DSU errata, the following build flags are defined:
214
215- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
216 affected DSU configurations. This errata applies only for those DSUs that
217 contain the ACP interface **and** the DSU revision is older than r2p0 (on
218 r2p0 it is fixed). However, please note that this workaround results in
219 increased DSU power consumption on idle.
220
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100221CPU Specific optimizations
222--------------------------
223
224This section describes some of the optimizations allowed by the CPU micro
225architecture that can be enabled by the platform as desired.
226
227- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
228 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
229 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
230 of the L2 by set/way flushes any dirty lines from the L1 as well. This
231 is a known safe deviation from the Cortex-A57 TRM defined power down
232 sequence. Each Cortex-A57 based platform must make its own decision on
233 whether to use the optimization.
234
235- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
236 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
237 in a way most programmers expect, and will most probably result in a
Dan Handley610e7e12018-03-01 18:44:00 +0000238 significant speed degradation to any code that employs them. The Armv8-A
239 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100240 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
241 flag enforces this behaviour. This needs to be enabled only for revisions
242 <= r0p3 of the CPU and is enabled by default.
243
244- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
245 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
246 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
247 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
248 `Cortex-A57 Software Optimization Guide`_.
249
250--------------
251
Dan Handley610e7e12018-03-01 18:44:00 +0000252*Copyright (c) 2014-2018, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100253
John Tsichritzis3eeac412018-09-04 10:56:53 +0100254.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
255.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Paul Beesley2437ddc2019-02-08 16:43:05 +0000256.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
257.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100258.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100259.. _Firmware Design guide: firmware-design.rst
260.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100261.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html