blob: cae55f31477a4214987ceb734b0b4d50b29e6e54 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
thagon01-arm6805e8d2023-07-12 10:43:58 -05002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Vikram Kanigiri614f3952014-05-28 13:41:51 +01008#include <string.h>
Achin Gupta7aea9082014-02-01 07:51:28 +00009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <arch.h>
Alexei Fedorovf41355c2019-09-13 14:11:59 +010011#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <arch_helpers.h>
13#include <bl31/bl31.h>
14#include <bl31/ehf.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +000017#include <common/feat_detect.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <common/runtime_svc.h>
19#include <drivers/console.h>
thagon01-arm6805e8d2023-07-12 10:43:58 -050020#include <lib/bootmarker_capture.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <lib/el3_runtime/context_mgmt.h>
22#include <lib/pmf/pmf.h>
23#include <lib/runtime_instr.h>
24#include <plat/common/platform.h>
25#include <services/std_svc.h>
26
dp-arm3cac7862016-09-19 11:18:44 +010027#if ENABLE_RUNTIME_INSTRUMENTATION
thagon01-arm6805e8d2023-07-12 10:43:58 -050028 PMF_REGISTER_SERVICE_SMC(rt_instr_svc, PMF_RT_INSTR_SVC_ID,
29 RT_INSTR_TOTAL_IDS, PMF_STORE_ENABLE)
dp-arm3cac7862016-09-19 11:18:44 +010030#endif
31
thagon01-arm6805e8d2023-07-12 10:43:58 -050032#if ENABLE_RUNTIME_INSTRUMENTATION
33 PMF_REGISTER_SERVICE(bl_svc, PMF_RT_INSTR_SVC_ID,
34 BL_TOTAL_IDS, PMF_DUMP_ENABLE)
35#endif
36
Jeenu Viswambharan7f366602014-02-20 17:11:00 +000037/*******************************************************************************
38 * This function pointer is used to initialise the BL32 image. It's initialized
39 * by SPD calling bl31_register_bl32_init after setting up all things necessary
40 * for SP execution. In cases where both SPD and SP are absent, or when SPD
41 * finds it impossible to execute SP, this pointer is left as NULL
42 ******************************************************************************/
Vikram Kanigirid8c9d262014-05-16 18:48:12 +010043static int32_t (*bl32_init)(void);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +000044
Zelalem Aweke4d37db82021-07-11 18:33:20 -050045/*****************************************************************************
46 * Function used to initialise RMM if RME is enabled
47 *****************************************************************************/
48#if ENABLE_RME
49static int32_t (*rmm_init)(void);
50#endif
51
Achin Gupta7aea9082014-02-01 07:51:28 +000052/*******************************************************************************
Achin Gupta35ca3512014-02-19 17:58:33 +000053 * Variable to indicate whether next image to execute after BL31 is BL33
54 * (non-secure & default) or BL32 (secure).
55 ******************************************************************************/
Vikram Kanigiri4e813412014-07-15 16:49:22 +010056static uint32_t next_image_type = NON_SECURE;
Achin Gupta35ca3512014-02-19 17:58:33 +000057
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +010058#ifdef SUPPORT_UNKNOWN_MPID
59/*
60 * Flag to know whether an unsupported MPID has been detected. To avoid having it
61 * landing on the .bss section, it is initialized to a non-zero value, this way
62 * we avoid potential WAW hazards during system bring up.
63 * */
64volatile uint32_t unsupported_mpid_flag = 1;
65#endif
66
Soby Mathew8da89662016-09-19 17:21:15 +010067/*
68 * Implement the ARM Standard Service function to get arguments for a
69 * particular service.
70 */
71uintptr_t get_arm_std_svc_args(unsigned int svc_mask)
72{
73 /* Setup the arguments for PSCI Library */
74 DEFINE_STATIC_PSCI_LIB_ARGS_V1(psci_args, bl31_warm_entrypoint);
75
76 /* PSCI is the only ARM Standard Service implemented */
77 assert(svc_mask == PSCI_FID_MASK);
78
79 return (uintptr_t)&psci_args;
80}
81
Achin Gupta35ca3512014-02-19 17:58:33 +000082/*******************************************************************************
Achin Gupta7aea9082014-02-01 07:51:28 +000083 * Simple function to initialise all BL31 helper libraries.
84 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +010085void __init bl31_lib_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000086{
87 cm_init();
88}
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Achin Gupta4f6ad662013-10-25 09:08:21 +010090/*******************************************************************************
Antonio Nino Diaz47a90642019-01-31 11:01:26 +000091 * Setup function for BL31.
92 ******************************************************************************/
93void bl31_setup(u_register_t arg0, u_register_t arg1, u_register_t arg2,
94 u_register_t arg3)
95{
96 /* Perform early platform-specific setup */
97 bl31_early_platform_setup2(arg0, arg1, arg2, arg3);
98
Antonio Nino Diaz47a90642019-01-31 11:01:26 +000099 /* Perform late platform-specific setup */
100 bl31_plat_arch_setup();
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100101
102#if CTX_INCLUDE_PAUTH_REGS
103 /*
104 * Assert that the ARMv8.3-PAuth registers are present or an access
105 * fault will be triggered when they are being saved or restored.
106 */
107 assert(is_armv8_3_pauth_present());
108#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diaz47a90642019-01-31 11:01:26 +0000109}
110
111/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100112 * BL31 is responsible for setting up the runtime services for the primary cpu
Achin Gupta35ca3512014-02-19 17:58:33 +0000113 * before passing control to the bootloader or an Operating System. This
114 * function calls runtime_svc_init() which initializes all registered runtime
115 * services. The run time services would setup enough context for the core to
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000116 * switch to the next exception level. When this function returns, the core will
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +0000117 * switch to the programmed exception level via an ERET.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100118 ******************************************************************************/
119void bl31_main(void)
120{
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000121 /* Init registers that never change for the lifetime of TF-A */
122 cm_manage_extensions_el3();
123
Juan Castillo7d199412015-12-14 09:35:25 +0000124 NOTICE("BL31: %s\n", version_string);
125 NOTICE("BL31: %s\n", build_message);
Dan Handley91b624e2014-07-29 17:14:00 +0100126
Jayanth Dodderi Chidanand9461a892022-01-17 18:57:17 +0000127#if FEATURE_DETECTION
128 /* Detect if features enabled during compilation are supported by PE. */
129 detect_arch_features();
130#endif /* FEATURE_DETECTION */
131
thagon01-arm6805e8d2023-07-12 10:43:58 -0500132#if ENABLE_RUNTIME_INSTRUMENTATION
133 PMF_CAPTURE_TIMESTAMP(bl_svc, BL31_ENTRY, PMF_CACHE_MAINT);
134#endif
135
Javier Almansa Sobrinoe1ecd232020-08-20 18:48:09 +0100136#ifdef SUPPORT_UNKNOWN_MPID
137 if (unsupported_mpid_flag == 0) {
138 NOTICE("Unsupported MPID detected!\n");
139 }
140#endif
141
Soby Mathew1ff495b2015-12-09 11:28:43 +0000142 /* Perform platform setup in BL31 */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143 bl31_platform_setup();
144
Achin Gupta7aea9082014-02-01 07:51:28 +0000145 /* Initialise helper libraries */
146 bl31_lib_init();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100148#if EL3_EXCEPTION_HANDLING
149 INFO("BL31: Initialising Exception Handling Framework\n");
150 ehf_init();
151#endif
152
Soby Mathew8da89662016-09-19 17:21:15 +0100153 /* Initialize the runtime services e.g. psci. */
Juan Castillo7d199412015-12-14 09:35:25 +0000154 INFO("BL31: Initializing runtime services\n");
Achin Gupta7421b462014-02-01 18:53:26 +0000155 runtime_svc_init();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100156
Achin Gupta35ca3512014-02-19 17:58:33 +0000157 /*
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000158 * All the cold boot actions on the primary cpu are done. We now need to
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500159 * decide which is the next image and how to execute it.
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000160 * If the SPD runtime service is present, it would want to pass control
161 * to BL32 first in S-EL1. In that case, SPD would have registered a
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000162 * function to initialize bl32 where it takes responsibility of entering
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500163 * S-EL1 and returning control back to bl31_main. Similarly, if RME is
164 * enabled and a function is registered to initialize RMM, control is
165 * transferred to RMM in R-EL2. After RMM initialization, control is
166 * returned back to bl31_main. Once this is done we can prepare entry
167 * into BL33 as normal.
Achin Gupta35ca3512014-02-19 17:58:33 +0000168 */
169
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000170 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000171 * If SPD had registered an init hook, invoke it.
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000172 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100173 if (bl32_init != NULL) {
Juan Castillo7d199412015-12-14 09:35:25 +0000174 INFO("BL31: Initializing BL32\n");
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100175
Prasad Kummari1f9ecfe2023-08-14 11:55:50 +0530176 console_flush();
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100177 int32_t rc = (*bl32_init)();
178
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500179 if (rc == 0) {
Antonio Nino Diazf417a462018-09-18 13:10:47 +0100180 WARN("BL31: BL32 initialization failed\n");
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500181 }
182 }
183
184 /*
185 * If RME is enabled and init hook is registered, initialize RMM
186 * in R-EL2.
187 */
188#if ENABLE_RME
189 if (rmm_init != NULL) {
190 INFO("BL31: Initializing RMM\n");
191
Prasad Kummari1f9ecfe2023-08-14 11:55:50 +0530192 console_flush();
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500193 int32_t rc = (*rmm_init)();
194
195 if (rc == 0) {
196 WARN("BL31: RMM initialization failed\n");
197 }
Dan Handley91b624e2014-07-29 17:14:00 +0100198 }
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500199#endif
200
Achin Gupta35ca3512014-02-19 17:58:33 +0000201 /*
202 * We are ready to enter the next EL. Prepare entry into the image
203 * corresponding to the desired security state after the next ERET.
204 */
205 bl31_prepare_next_image_entry();
Soby Mathew1ff495b2015-12-09 11:28:43 +0000206
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000207 console_flush();
208
Soby Mathew1ff495b2015-12-09 11:28:43 +0000209 /*
210 * Perform any platform specific runtime setup prior to cold boot exit
211 * from BL31
212 */
213 bl31_plat_runtime_setup();
thagon01-arm6805e8d2023-07-12 10:43:58 -0500214
215#if ENABLE_RUNTIME_INSTRUMENTATION
216 PMF_CAPTURE_TIMESTAMP(bl_svc, BL31_EXIT, PMF_CACHE_MAINT);
217 console_flush();
218#endif
Achin Gupta35ca3512014-02-19 17:58:33 +0000219}
220
221/*******************************************************************************
222 * Accessor functions to help runtime services decide which image should be
223 * executed after BL31. This is BL33 or the non-secure bootloader image by
224 * default but the Secure payload dispatcher could override this by requesting
225 * an entry into BL32 (Secure payload) first. If it does so then it should use
226 * the same API to program an entry into BL33 once BL32 initialisation is
227 * complete.
228 ******************************************************************************/
229void bl31_set_next_image_type(uint32_t security_state)
230{
Juan Castillof558cac2014-06-05 09:45:36 +0100231 assert(sec_state_is_valid(security_state));
Achin Gupta35ca3512014-02-19 17:58:33 +0000232 next_image_type = security_state;
233}
234
235uint32_t bl31_get_next_image_type(void)
236{
237 return next_image_type;
238}
239
240/*******************************************************************************
241 * This function programs EL3 registers and performs other setup to enable entry
242 * into the next image after BL31 at the next ERET.
243 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +0100244void __init bl31_prepare_next_image_entry(void)
Achin Gupta35ca3512014-02-19 17:58:33 +0000245{
Vikram Kanigirida567432014-04-15 18:08:08 +0100246 entry_point_info_t *next_image_info;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100247 uint32_t image_type;
Achin Gupta35ca3512014-02-19 17:58:33 +0000248
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100249#if CTX_INCLUDE_AARCH32_REGS
250 /*
251 * Ensure that the build flag to save AArch32 system registers in CPU
252 * context is not set for AArch64-only platforms.
253 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000254 if (el_implemented(1) == EL_IMPL_A64ONLY) {
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100255 ERROR("EL1 supports AArch64-only. Please set build flag "
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000256 "CTX_INCLUDE_AARCH32_REGS = 0\n");
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100257 panic();
258 }
259#endif
260
Achin Gupta35ca3512014-02-19 17:58:33 +0000261 /* Determine which image to execute next */
262 image_type = bl31_get_next_image_type();
263
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000264 /* Program EL3 registers to enable entry into the next EL */
Dan Handley701fea72014-05-27 16:17:21 +0100265 next_image_info = bl31_plat_get_next_image_ep_info(image_type);
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100266 assert(next_image_info != NULL);
Vikram Kanigiri614f3952014-05-28 13:41:51 +0100267 assert(image_type == GET_SECURITY_STATE(next_image_info->h.attr));
Achin Gupta35ca3512014-02-19 17:58:33 +0000268
Juan Castillo7d199412015-12-14 09:35:25 +0000269 INFO("BL31: Preparing for EL3 exit to %s world\n",
Dan Handley91b624e2014-07-29 17:14:00 +0100270 (image_type == SECURE) ? "secure" : "normal");
Sandrine Bailleuxb2e224c2015-09-28 17:03:06 +0100271 print_entry_point_info(next_image_info);
Soby Mathew3700a922015-07-13 11:21:11 +0100272 cm_init_my_context(next_image_info);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600273
274 /*
275 * If we are entering the Non-secure world, use
276 * 'cm_prepare_el3_exit_ns' to exit.
277 */
278 if (image_type == NON_SECURE) {
279 cm_prepare_el3_exit_ns();
280 } else {
281 cm_prepare_el3_exit(image_type);
282 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100283}
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000284
285/*******************************************************************************
286 * This function initializes the pointer to BL32 init function. This is expected
287 * to be called by the SPD after it finishes all its initialization
288 ******************************************************************************/
Vikram Kanigirid8c9d262014-05-16 18:48:12 +0100289void bl31_register_bl32_init(int32_t (*func)(void))
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000290{
291 bl32_init = func;
292}
Zelalem Aweke4d37db82021-07-11 18:33:20 -0500293
294#if ENABLE_RME
295/*******************************************************************************
296 * This function initializes the pointer to RMM init function. This is expected
297 * to be called by the RMMD after it finishes all its initialization
298 ******************************************************************************/
299void bl31_register_rmm_init(int32_t (*func)(void))
300{
301 rmm_init = func;
302}
303#endif