blob: 45b0213dbc17a45e2e6bc1707e38ea6a2f612bfa [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +01002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +01008#include <asm_macros.S>
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <context.h>
dp-arm3cac7862016-09-19 11:18:44 +010010#include <cpu_data.h>
Achin Gupta9cf2bb72014-05-09 11:07:09 +010011#include <interrupt_mgmt.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010012#include <platform_def.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010013#include <runtime_svc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
15 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010016
Douglas Raillard0980eed2016-11-09 17:48:27 +000017 /* ---------------------------------------------------------------------
18 * This macro handles Synchronous exceptions.
19 * Only SMC exceptions are supported.
20 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010021 */
22 .macro handle_sync_exception
Achin Guptaed1744e2014-08-04 23:13:10 +010023 /* Enable the SError interrupt */
24 msr daifclr, #DAIF_ABT_BIT
25
Achin Gupta9cf2bb72014-05-09 11:07:09 +010026 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
dp-arm3cac7862016-09-19 11:18:44 +010027
28#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010029 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000030 * Read the timestamp value and store it in per-cpu data. The value
31 * will be extracted from per-cpu data by the C level SMC handler and
32 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +010033 */
34 mrs x30, cntpct_el0
35 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
36 mrs x29, tpidr_el3
37 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
38 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
39#endif
40
Achin Gupta9cf2bb72014-05-09 11:07:09 +010041 mrs x30, esr_el3
42 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
43
Douglas Raillard0980eed2016-11-09 17:48:27 +000044 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +010045 cmp x30, #EC_AARCH32_SMC
46 b.eq smc_handler32
47
48 cmp x30, #EC_AARCH64_SMC
49 b.eq smc_handler64
50
Douglas Raillard0980eed2016-11-09 17:48:27 +000051 /* Other kinds of synchronous exceptions are not handled */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +000052 no_ret report_unhandled_exception
Achin Gupta9cf2bb72014-05-09 11:07:09 +010053 .endm
54
55
Douglas Raillard0980eed2016-11-09 17:48:27 +000056 /* ---------------------------------------------------------------------
57 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
58 * interrupts.
59 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010060 */
61 .macro handle_interrupt_exception label
Achin Guptaed1744e2014-08-04 23:13:10 +010062 /* Enable the SError interrupt */
63 msr daifclr, #DAIF_ABT_BIT
64
Achin Gupta9cf2bb72014-05-09 11:07:09 +010065 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
66 bl save_gp_registers
67
Douglas Raillard0980eed2016-11-09 17:48:27 +000068 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +010069 mrs x0, spsr_el3
70 mrs x1, elr_el3
71 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
72
Achin Gupta9cf2bb72014-05-09 11:07:09 +010073 /* Switch to the runtime stack i.e. SP_EL0 */
74 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
75 mov x20, sp
76 msr spsel, #0
77 mov sp, x2
78
79 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000080 * Find out whether this is a valid interrupt type.
81 * If the interrupt controller reports a spurious interrupt then return
82 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +010083 */
Dan Handley701fea72014-05-27 16:17:21 +010084 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +010085 cmp x0, #INTR_TYPE_INVAL
86 b.eq interrupt_exit_\label
87
88 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000089 * Get the registered handler for this interrupt type.
90 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +010091 *
Douglas Raillard0980eed2016-11-09 17:48:27 +000092 * a. An interrupt of a type was routed correctly but a handler for its
93 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +010094 *
Douglas Raillard0980eed2016-11-09 17:48:27 +000095 * b. An interrupt of a type was not routed correctly so a handler for
96 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +010097 *
Douglas Raillard0980eed2016-11-09 17:48:27 +000098 * c. An interrupt of a type was routed correctly to EL3, but was
99 * deasserted before its pending state could be read. Another
100 * interrupt of a different type pended at the same time and its
101 * type was reported as pending instead. However, a handler for this
102 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100103 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000104 * a. and b. can only happen due to a programming error. The
105 * occurrence of c. could be beyond the control of Trusted Firmware.
106 * It makes sense to return from this exception instead of reporting an
107 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100108 */
109 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100110 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100111 mov x21, x0
112
113 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100114
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100115 /* Set the current security state in the 'flags' parameter */
116 mrs x2, scr_el3
117 ubfx x1, x2, #0, #1
118
119 /* Restore the reference to the 'handle' i.e. SP_EL3 */
120 mov x2, x20
121
Douglas Raillard0980eed2016-11-09 17:48:27 +0000122 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100123 mov x3, xzr
124
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100125 /* Call the interrupt type handler */
126 blr x21
127
128interrupt_exit_\label:
129 /* Return from exception, possibly in a different security state */
130 b el3_exit
131
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100132 .endm
133
134
Soby Mathew6c5192a2014-04-30 15:36:37 +0100135 .macro save_x18_to_x29_sp_el0
136 stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
137 stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
138 stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
139 stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
140 stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
141 stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
142 mrs x18, sp_el0
143 str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
144 .endm
145
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100146
147vector_base runtime_exceptions
148
Douglas Raillard0980eed2016-11-09 17:48:27 +0000149 /* ---------------------------------------------------------------------
150 * Current EL with SP_EL0 : 0x0 - 0x200
151 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100153vector_entry sync_exception_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000154 /* We don't expect any synchronous exceptions from EL3 */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000155 no_ret report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000156 check_vector_size sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100158vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000159 /*
160 * EL3 code is non-reentrant. Any asynchronous exception is a serious
161 * error. Loop infinitely.
162 */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000163 no_ret report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000164 check_vector_size irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100166
167vector_entry fiq_sp_el0
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000168 no_ret report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000169 check_vector_size fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100171
172vector_entry serror_sp_el0
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000173 no_ret report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000174 check_vector_size serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
Douglas Raillard0980eed2016-11-09 17:48:27 +0000176 /* ---------------------------------------------------------------------
177 * Current EL with SP_ELx: 0x200 - 0x400
178 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100180vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000181 /*
182 * This exception will trigger if anything went wrong during a previous
183 * exception entry or exit or while handling an earlier unexpected
184 * synchronous exception. There is a high probability that SP_EL3 is
185 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000186 */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000187 no_ret report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000188 check_vector_size sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100190vector_entry irq_sp_elx
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000191 no_ret report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000192 check_vector_size irq_sp_elx
193
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100194vector_entry fiq_sp_elx
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000195 no_ret report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000196 check_vector_size fiq_sp_elx
197
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100198vector_entry serror_sp_elx
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000199 no_ret report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000200 check_vector_size serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201
Douglas Raillard0980eed2016-11-09 17:48:27 +0000202 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100203 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000204 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100206vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000207 /*
208 * This exception vector will be the entry point for SMCs and traps
209 * that are unhandled at lower ELs most commonly. SP_EL3 should point
210 * to a valid cpu context where the general purpose and system register
211 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000212 */
213 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000214 check_vector_size sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100216vector_entry irq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100217 handle_interrupt_exception irq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000218 check_vector_size irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100220vector_entry fiq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100221 handle_interrupt_exception fiq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000222 check_vector_size fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100223
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100224vector_entry serror_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000225 /*
226 * SError exceptions from lower ELs are not currently supported.
227 * Report their occurrence.
228 */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000229 no_ret report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000230 check_vector_size serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100231
Douglas Raillard0980eed2016-11-09 17:48:27 +0000232 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100233 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000234 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100235 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100236vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000237 /*
238 * This exception vector will be the entry point for SMCs and traps
239 * that are unhandled at lower ELs most commonly. SP_EL3 should point
240 * to a valid cpu context where the general purpose and system register
241 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000242 */
243 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000244 check_vector_size sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100246vector_entry irq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100247 handle_interrupt_exception irq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000248 check_vector_size irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100249
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100250vector_entry fiq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100251 handle_interrupt_exception fiq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000252 check_vector_size fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100254vector_entry serror_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000255 /*
256 * SError exceptions from lower ELs are not currently supported.
257 * Report their occurrence.
258 */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000259 no_ret report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000260 check_vector_size serror_aarch32
261
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000262
Douglas Raillard0980eed2016-11-09 17:48:27 +0000263 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000264 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000265 * Depending upon the execution state from where the SMC has been
266 * invoked, it frees some general purpose registers to perform the
267 * remaining tasks. They involve finding the runtime service handler
268 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
269 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000270 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000271 * Note that x30 has been explicitly saved and can be used here
272 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000273 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000274func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000275smc_handler32:
276 /* Check whether aarch32 issued an SMC64 */
277 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
278
Douglas Raillard0980eed2016-11-09 17:48:27 +0000279 /*
280 * Since we're are coming from aarch32, x8-x18 need to be saved as per
281 * SMC32 calling convention. If a lower EL in aarch64 is making an
282 * SMC32 call then it must have saved x8-x17 already therein.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000283 */
284 stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
285 stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
286 stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
287 stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
288 stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
289
290 /* x4-x7, x18, sp_el0 are saved below */
291
292smc_handler64:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000293 /*
294 * Populate the parameters for the SMC handler.
295 * We already have x0-x4 in place. x5 will point to a cookie (not used
296 * now). x6 will point to the context structure (SP_EL3) and x7 will
297 * contain flags we need to pass to the handler Hence save x5-x7.
298 *
299 * Note: x4 only needs to be preserved for AArch32 callers but we do it
300 * for AArch64 callers as well for convenience
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000301 */
302 stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
303 stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
304
Soby Mathew6c5192a2014-04-30 15:36:37 +0100305 /* Save rest of the gpregs and sp_el0*/
306 save_x18_to_x29_sp_el0
307
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000308 mov x5, xzr
309 mov x6, sp
310
311 /* Get the unique owning entity number */
312 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
313 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
314 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
315
316 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
317
318 /* Load descriptor index from array of indices */
319 adr x14, rt_svc_descs_indices
320 ldrb w15, [x14, x16]
321
Douglas Raillard0980eed2016-11-09 17:48:27 +0000322 /*
323 * Restore the saved C runtime stack value which will become the new
324 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
325 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000326 */
327 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
328
329 /*
330 * Any index greater than 127 is invalid. Check bit 7 for
331 * a valid index
332 */
333 tbnz w15, 7, smc_unknown
334
335 /* Switch to SP_EL0 */
336 msr spsel, #0
337
Douglas Raillard0980eed2016-11-09 17:48:27 +0000338 /*
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000339 * Get the descriptor using the index
340 * x11 = (base + off), x15 = index
341 *
342 * handler = (base + off) + (index << log2(size))
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000343 */
344 lsl w10, w15, #RT_SVC_SIZE_LOG2
345 ldr x15, [x11, w10, uxtw]
346
Douglas Raillard0980eed2016-11-09 17:48:27 +0000347 /*
348 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
349 * switch during SMC handling.
350 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000351 */
352 mrs x16, spsr_el3
353 mrs x17, elr_el3
354 mrs x18, scr_el3
355 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100356 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000357
358 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
359 bfi x7, x18, #0, #1
360
361 mov sp, x12
362
Douglas Raillard0980eed2016-11-09 17:48:27 +0000363 /*
364 * Call the Secure Monitor Call handler and then drop directly into
365 * el3_exit() which will program any remaining architectural state
366 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000367 */
368#if DEBUG
369 cbz x15, rt_svc_fw_critical_error
370#endif
371 blr x15
372
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100373 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100374
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000375smc_unknown:
376 /*
377 * Here we restore x4-x18 regardless of where we came from. AArch32
378 * callers will find the registers contents unchanged, but AArch64
379 * callers will find the registers modified (with stale earlier NS
380 * content). Either way, we aren't leaking any secure information
Douglas Raillard0980eed2016-11-09 17:48:27 +0000381 * through them.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000382 */
Soby Mathew5e5c2072014-04-07 15:28:55 +0100383 mov w0, #SMC_UNK
384 b restore_gp_registers_callee_eret
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000385
386smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100387 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000388 mov w0, #SMC_UNK
389 eret
390
391rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000392 /* Switch to SP_ELx */
393 msr spsel, #1
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000394 no_ret report_unhandled_exception
Kévin Petita877c252015-03-24 14:03:57 +0000395endfunc smc_handler