Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2018 Marvell International Ltd. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | * https://spdx.org/licenses |
| 6 | */ |
| 7 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 8 | #ifndef PLAT_MARVELL_H |
| 9 | #define PLAT_MARVELL_H |
Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 10 | |
Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 11 | #include <stdint.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 12 | |
| 13 | #include <lib/cassert.h> |
| 14 | #include <lib/el3_runtime/cpu_data.h> |
| 15 | #include <lib/utils.h> |
Remi Pommarel | 7459e74 | 2019-07-14 20:34:28 +0200 | [diff] [blame] | 16 | #include <lib/xlat_tables/xlat_tables_v2.h> |
Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 17 | |
| 18 | /* |
| 19 | * Extern declarations common to Marvell standard platforms |
| 20 | */ |
| 21 | extern const mmap_region_t plat_marvell_mmap[]; |
| 22 | |
| 23 | #define MARVELL_CASSERT_MMAP \ |
| 24 | CASSERT((ARRAY_SIZE(plat_marvell_mmap) + MARVELL_BL_REGIONS) \ |
| 25 | <= MAX_MMAP_REGIONS, \ |
| 26 | assert_max_mmap_regions) |
| 27 | |
Antonio Nino Diaz | 7966221 | 2018-09-24 17:15:46 +0100 | [diff] [blame] | 28 | struct marvell_bl31_params { |
| 29 | param_header_t h; |
| 30 | image_info_t *bl31_image_info; |
| 31 | entry_point_info_t *bl32_ep_info; |
| 32 | image_info_t *bl32_image_info; |
| 33 | entry_point_info_t *bl33_ep_info; |
| 34 | image_info_t *bl33_image_info; |
| 35 | }; |
| 36 | |
Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 37 | /* |
| 38 | * Utility functions common to Marvell standard platforms |
| 39 | */ |
| 40 | void marvell_setup_page_tables(uintptr_t total_base, |
| 41 | size_t total_size, |
| 42 | uintptr_t code_start, |
| 43 | uintptr_t code_limit, |
| 44 | uintptr_t rodata_start, |
| 45 | uintptr_t rodata_limit |
| 46 | #if USE_COHERENT_MEM |
| 47 | , uintptr_t coh_start, |
| 48 | uintptr_t coh_limit |
| 49 | #endif |
| 50 | ); |
| 51 | |
Konstantin Porotchkin | d8e3957 | 2018-11-14 17:15:08 +0200 | [diff] [blame] | 52 | /* Console utility functions */ |
| 53 | void marvell_console_boot_init(void); |
| 54 | void marvell_console_boot_end(void); |
| 55 | void marvell_console_runtime_init(void); |
| 56 | void marvell_console_runtime_end(void); |
| 57 | |
Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 58 | /* IO storage utility functions */ |
| 59 | void marvell_io_setup(void); |
| 60 | |
| 61 | /* Systimer utility function */ |
| 62 | void marvell_configure_sys_timer(void); |
| 63 | |
| 64 | /* Topology utility function */ |
| 65 | int marvell_check_mpidr(u_register_t mpidr); |
| 66 | |
| 67 | /* BLE utility functions */ |
| 68 | int ble_plat_setup(int *skip); |
| 69 | void plat_marvell_dram_update_topology(void); |
| 70 | void ble_plat_pcie_ep_setup(void); |
| 71 | struct pci_hw_cfg *plat_get_pcie_hw_data(void); |
| 72 | |
| 73 | /* BL1 utility functions */ |
| 74 | void marvell_bl1_early_platform_setup(void); |
| 75 | void marvell_bl1_platform_setup(void); |
| 76 | void marvell_bl1_plat_arch_setup(void); |
| 77 | |
| 78 | /* BL2 utility functions */ |
| 79 | void marvell_bl2_early_platform_setup(meminfo_t *mem_layout); |
| 80 | void marvell_bl2_platform_setup(void); |
| 81 | void marvell_bl2_plat_arch_setup(void); |
| 82 | uint32_t marvell_get_spsr_for_bl32_entry(void); |
| 83 | uint32_t marvell_get_spsr_for_bl33_entry(void); |
| 84 | |
| 85 | /* BL31 utility functions */ |
Antonio Nino Diaz | 7966221 | 2018-09-24 17:15:46 +0100 | [diff] [blame] | 86 | void marvell_bl31_early_platform_setup(void *from_bl2, |
Konstantin Porotchkin | acb1dc1 | 2018-08-19 10:07:35 +0300 | [diff] [blame] | 87 | uintptr_t soc_fw_config, |
| 88 | uintptr_t hw_config, |
| 89 | void *plat_params_from_bl2); |
Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 90 | void marvell_bl31_platform_setup(void); |
| 91 | void marvell_bl31_plat_runtime_setup(void); |
| 92 | void marvell_bl31_plat_arch_setup(void); |
| 93 | |
| 94 | /* Power management config to power off the SoC */ |
| 95 | void *plat_marvell_get_pm_cfg(void); |
| 96 | |
| 97 | /* Check if MSS AP CM3 firmware contains PM support */ |
| 98 | _Bool is_pm_fw_running(void); |
| 99 | |
| 100 | /* Bootrom image recovery utility functions */ |
| 101 | void *plat_marvell_get_skip_image_data(void); |
| 102 | |
| 103 | /* FIP TOC validity check */ |
| 104 | int marvell_io_is_toc_valid(void); |
| 105 | |
| 106 | /* |
| 107 | * PSCI functionality |
| 108 | */ |
| 109 | void marvell_psci_arch_init(int ap_idx); |
| 110 | void plat_marvell_system_reset(void); |
| 111 | |
| 112 | /* |
Marcin Wojtas | 0c60c2f | 2018-03-21 09:59:59 +0100 | [diff] [blame] | 113 | * Miscellaneous platform SMC routines |
| 114 | */ |
| 115 | #ifdef MVEBU_PMU_IRQ_WA |
| 116 | void mvebu_pmu_interrupt_enable(void); |
| 117 | void mvebu_pmu_interrupt_disable(void); |
| 118 | #endif |
| 119 | |
| 120 | /* |
Konstantin Porotchkin | f69ec58 | 2018-06-07 18:31:14 +0300 | [diff] [blame] | 121 | * Optional functions required in Marvell standard platforms |
| 122 | */ |
| 123 | void plat_marvell_io_setup(void); |
| 124 | int plat_marvell_get_alt_image_source( |
| 125 | unsigned int image_id, |
| 126 | uintptr_t *dev_handle, |
| 127 | uintptr_t *image_spec); |
| 128 | unsigned int plat_marvell_calc_core_pos(u_register_t mpidr); |
| 129 | |
| 130 | const mmap_region_t *plat_marvell_get_mmap(void); |
| 131 | void marvell_ble_prepare_exit(void); |
| 132 | void marvell_exit_bootrom(uintptr_t base); |
| 133 | |
| 134 | int plat_marvell_early_cpu_powerdown(void); |
Grzegorz Jaszczyk | 62c2486 | 2018-10-04 09:44:56 +0200 | [diff] [blame] | 135 | int bl2_plat_handle_scp_bl2(image_info_t *scp_bl2_image_info); |
| 136 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 137 | #endif /* PLAT_MARVELL_H */ |