blob: b29e1c61f9acc3841e203ed86848ec08e53c7e8f [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Salman Nabid0ff5502024-02-19 16:50:05 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Prasad Kummari22584d62024-03-19 18:42:24 -12003 * Copyright (c) 2023-2024, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08006 */
7
8#include <assert.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -08009#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <bl31/bl31.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053014#include <common/fdt_fixup.h>
15#include <common/fdt_wrappers.h>
Saivardhan Thatikondabef30852025-01-05 23:55:02 -120016#include <drivers/generic_delay_timer.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053017#include <lib/mmio.h>
Prasad Kummari22584d62024-03-19 18:42:24 -120018#include <lib/xlat_tables/xlat_tables_v2.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053019#include <libfdt.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000020#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <plat/common/platform.h>
Prasad Kummarib72494e2023-09-19 22:15:05 +053022#include <plat_console.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Amit Nagal71e1ffc2023-02-23 21:37:23 +053024#include <custom_svc.h>
Amit Nagalf7c85f82023-09-27 15:13:42 +053025#include <plat_fdt.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000026#include <plat_private.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053027#include <plat_startup.h>
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -070028#include <zynqmp_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000029
Michal Simek53865b02021-05-27 09:42:37 +020030
Soren Brinkmann76fcae32016-03-06 20:16:27 -080031static entry_point_info_t bl32_image_ep_info;
32static entry_point_info_t bl33_image_ep_info;
33
34/*
35 * Return a pointer to the 'entry_point_info' structure of the next image for
36 * the security state specified. BL33 corresponds to the non-secure image type
37 * while BL32 corresponds to the secure image type. A NULL pointer is returned
38 * if the image does not exist.
39 */
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053040struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080041{
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053042 entry_point_info_t *next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080043
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053044 assert(sec_state_is_valid(type));
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070045 if (type == NON_SECURE) {
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053046 next_image_info = &bl33_image_ep_info;
47 } else {
48 next_image_info = &bl32_image_ep_info;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070049 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080050
Venkatesh Yadav Abbarapuc70726f2022-05-16 17:44:33 +053051 return next_image_info;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080052}
53
54/*
Alistair Francisb8d474f2017-11-30 16:21:21 -080055 * Set the build time defaults. We want to do this when doing a JTAG boot
56 * or if we can't find any other config data.
57 */
58static inline void bl31_set_default_config(void)
59{
60 bl32_image_ep_info.pc = BL32_BASE;
61 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
62 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Maheedhar Bollapalli23461262024-04-24 16:20:26 +053063 bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX,
Alistair Francisb8d474f2017-11-30 16:21:21 -080064 DISABLE_ALL_EXCEPTIONS);
65}
66
67/*
Soren Brinkmann76fcae32016-03-06 20:16:27 -080068 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisd653d332018-09-14 10:34:57 +010069 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmann76fcae32016-03-06 20:16:27 -080070 * are lost (potentially). This needs to be done before the MMU is initialized
71 * so that the memory layout can be used while creating page tables.
72 */
Antonio Nino Diaz012c8bf2018-09-24 17:16:52 +010073void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
74 u_register_t arg2, u_register_t arg3)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080075{
Maheedhar Bollapallia91fd452024-04-18 15:11:36 +053076 (void)arg0;
77 (void)arg1;
78 (void)arg2;
79 (void)arg3;
Prasad Kummarie0783112023-04-26 11:02:07 +053080 uint64_t tfa_handoff_addr;
Saivardhan Thatikondabef30852025-01-05 23:55:02 -120081 uint64_t counter_freq;
82
83 /* Configure counter frequency */
84 counter_freq = read_cntfrq_el0();
85 if (counter_freq == ZYNQMP_DEFAULT_COUNTER_FREQ) {
86 write_cntfrq_el0(plat_get_syscnt_freq2());
87 }
88
89 generic_delay_timer_init();
Soren Brinkmann76fcae32016-03-06 20:16:27 -080090
Prasad Kummarib72494e2023-09-19 22:15:05 +053091 setup_console();
92
Soren Brinkmann76fcae32016-03-06 20:16:27 -080093 /* Initialize the platform config for future decision making */
94 zynqmp_config_setup();
95
Soren Brinkmann76fcae32016-03-06 20:16:27 -080096 /*
97 * Do initial security configuration to allow DRAM/device access. On
98 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
99 * other platforms might have more programmable security devices
100 * present.
101 */
102
Michal Simekef8f5592015-06-15 14:22:50 +0200103 /* Populate common information for BL32 and BL33 */
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800104 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
105 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800106 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800107 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
108
Maheedhar Bollapalliaed81282024-04-23 16:28:04 +0530109 tfa_handoff_addr = (uint64_t)mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700110
Michal Simekef8f5592015-06-15 14:22:50 +0200111 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francisb8d474f2017-11-30 16:21:21 -0800112 bl31_set_default_config();
Michal Simekef8f5592015-06-15 14:22:50 +0200113 } else {
Prasad Kummari07795fa2023-06-08 21:36:38 +0530114 /* use parameters from XBL */
115 enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu1463dd52020-01-07 03:25:16 -0700116 &bl33_image_ep_info,
Prasad Kummarie0783112023-04-26 11:02:07 +0530117 tfa_handoff_addr);
Prasad Kummari07795fa2023-06-08 21:36:38 +0530118 if (ret != XBL_HANDOFF_SUCCESS) {
Siva Durga Prasad Paladugu8f499722018-05-17 15:17:46 +0530119 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700120 }
Michal Simekef8f5592015-06-15 14:22:50 +0200121 }
Maheedhar Bollapalliaed81282024-04-23 16:28:04 +0530122 if (bl32_image_ep_info.pc != 0U) {
Akshay Belsarede7a1cc2023-03-27 10:41:54 +0530123 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700124 }
Maheedhar Bollapalliaed81282024-04-23 16:28:04 +0530125 if (bl33_image_ep_info.pc != 0U) {
Akshay Belsarede7a1cc2023-03-27 10:41:54 +0530126 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
Venkatesh Yadav Abbarapu621c1b22020-01-10 03:01:35 -0700127 }
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530128
129 custom_early_setup();
130
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800131}
132
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530133#if ZYNQMP_WDT_RESTART
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530134static zynmp_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530135
136int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
137{
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530138 static uint32_t index;
139 uint32_t i;
140
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530141 /* Validate 'handler' and 'id' parameters */
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530142 if (!handler || index >= MAX_INTR_EL3) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530143 return -EINVAL;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700144 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530145
146 /* Check if a handler has already been registered */
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530147 for (i = 0; i < index; i++) {
148 if (id == type_el3_interrupt_table[i].id) {
149 return -EALREADY;
150 }
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700151 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530152
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530153 type_el3_interrupt_table[index].id = id;
154 type_el3_interrupt_table[index].handler = handler;
155
156 index++;
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530157
158 return 0;
159}
160
161static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
162 void *handle, void *cookie)
163{
164 uint32_t intr_id;
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530165 uint32_t i;
166 interrupt_type_handler_t handler = NULL;
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530167
168 intr_id = plat_ic_get_pending_interrupt_id();
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530169
170 for (i = 0; i < MAX_INTR_EL3; i++) {
171 if (intr_id == type_el3_interrupt_table[i].id) {
172 handler = type_el3_interrupt_table[i].handler;
173 }
174 }
175
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700176 if (handler != NULL) {
Prasad Kummarieeef80d2023-05-11 14:58:13 +0530177 return handler(intr_id, flags, handle, cookie);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700178 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530179
180 return 0;
181}
182#endif
183
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800184void bl31_platform_setup(void)
185{
Michal Simekeb2c0c02023-02-13 14:35:21 +0100186 prepare_dtb();
Michal Simek53865b02021-05-27 09:42:37 +0200187
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800188 /* Initialize the gic cpu and distributor interfaces */
189 plat_arm_gic_driver_init();
190 plat_arm_gic_init();
191}
192
193void bl31_plat_runtime_setup(void)
194{
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530195#if ZYNQMP_WDT_RESTART
196 uint64_t flags = 0;
197 uint64_t rc;
198
199 set_interrupt_rm_flag(flags, NON_SECURE);
200 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
201 rdo_el3_interrupt_handler, flags);
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700202 if (rc) {
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530203 panic();
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -0700204 }
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530205#endif
Akshay Belsaree8af4da2023-04-06 11:09:20 +0530206
207 custom_runtime_setup();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800208}
209
210/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100211 * Perform the very early platform specific architectural setup here.
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800212 */
213void bl31_plat_arch_setup(void)
214{
215 plat_arm_interconnect_init();
216 plat_arm_interconnect_enter_coherency();
217
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100218 const mmap_region_t bl_regions[] = {
Akshay Belsareec0afc82023-02-27 12:04:26 +0530219#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek53865b02021-05-27 09:42:37 +0200220 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
221 MT_MEMORY | MT_RW | MT_NS),
222#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100223 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
224 MT_MEMORY | MT_RW | MT_SECURE),
225 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
226 MT_CODE | MT_SECURE),
227 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
228 MT_RO_DATA | MT_SECURE),
229 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
230 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
231 MT_DEVICE | MT_RW | MT_SECURE),
232 {0}
233 };
234
Amit Nagal71e1ffc2023-02-23 21:37:23 +0530235 custom_mmap_add();
236
Prasad Kummari0b377142023-10-26 16:32:26 +0530237 setup_page_tables(bl_regions, plat_get_mmap());
Prasad Kummari22584d62024-03-19 18:42:24 -1200238 enable_mmu(0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800239}